M54455EVB.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Configuation settings for the Freescale MCF54455 EVB board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M54455EVB_H
  13. #define _M54455EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_M54455EVB /* M54455EVB board */
  19. #define CONFIG_MCFUART
  20. #define CONFIG_SYS_UART_PORT (0)
  21. #define CONFIG_BAUDRATE 115200
  22. #undef CONFIG_WATCHDOG
  23. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  24. /*
  25. * BOOTP options
  26. */
  27. #define CONFIG_BOOTP_BOOTFILESIZE
  28. #define CONFIG_BOOTP_BOOTPATH
  29. #define CONFIG_BOOTP_GATEWAY
  30. #define CONFIG_BOOTP_HOSTNAME
  31. /* Command line configuration */
  32. #define CONFIG_CMD_DATE
  33. #define CONFIG_CMD_IDE
  34. #define CONFIG_CMD_JFFS2
  35. #undef CONFIG_CMD_PCI
  36. #define CONFIG_CMD_REGINFO
  37. /* Network configuration */
  38. #define CONFIG_MCFFEC
  39. #ifdef CONFIG_MCFFEC
  40. # define CONFIG_MII 1
  41. # define CONFIG_MII_INIT 1
  42. # define CONFIG_SYS_DISCOVER_PHY
  43. # define CONFIG_SYS_RX_ETH_BUFFER 8
  44. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  45. # define CONFIG_SYS_FEC0_PINMUX 0
  46. # define CONFIG_SYS_FEC1_PINMUX 0
  47. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  48. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
  49. # define MCFFEC_TOUT_LOOP 50000
  50. # define CONFIG_HAS_ETH1
  51. # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
  52. # define CONFIG_ETHPRIME "FEC0"
  53. # define CONFIG_IPADDR 192.162.1.2
  54. # define CONFIG_NETMASK 255.255.255.0
  55. # define CONFIG_SERVERIP 192.162.1.1
  56. # define CONFIG_GATEWAYIP 192.162.1.1
  57. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  58. # ifndef CONFIG_SYS_DISCOVER_PHY
  59. # define FECDUPLEX FULL
  60. # define FECSPEED _100BASET
  61. # else
  62. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  63. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  64. # endif
  65. # endif /* CONFIG_SYS_DISCOVER_PHY */
  66. #endif
  67. #define CONFIG_HOSTNAME M54455EVB
  68. #ifdef CONFIG_SYS_STMICRO_BOOT
  69. /* ST Micro serial flash */
  70. #define CONFIG_SYS_LOAD_ADDR2 0x40010013
  71. #define CONFIG_EXTRA_ENV_SETTINGS \
  72. "netdev=eth0\0" \
  73. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  74. "loadaddr=0x40010000\0" \
  75. "sbfhdr=sbfhdr.bin\0" \
  76. "uboot=u-boot.bin\0" \
  77. "load=tftp ${loadaddr} ${sbfhdr};" \
  78. "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
  79. "upd=run load; run prog\0" \
  80. "prog=sf probe 0:1 1000000 3;" \
  81. "sf erase 0 30000;" \
  82. "sf write ${loadaddr} 0 0x30000;" \
  83. "save\0" \
  84. ""
  85. #else
  86. /* Atmel and Intel */
  87. #ifdef CONFIG_SYS_ATMEL_BOOT
  88. # define CONFIG_SYS_UBOOT_END 0x0403FFFF
  89. #elif defined(CONFIG_SYS_INTEL_BOOT)
  90. # define CONFIG_SYS_UBOOT_END 0x3FFFF
  91. #endif
  92. #define CONFIG_EXTRA_ENV_SETTINGS \
  93. "netdev=eth0\0" \
  94. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  95. "loadaddr=0x40010000\0" \
  96. "uboot=u-boot.bin\0" \
  97. "load=tftp ${loadaddr} ${uboot}\0" \
  98. "upd=run load; run prog\0" \
  99. "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
  100. " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
  101. "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
  102. __stringify(CONFIG_SYS_UBOOT_END) ";" \
  103. "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
  104. " ${filesize}; save\0" \
  105. ""
  106. #endif
  107. /* ATA configuration */
  108. #define CONFIG_ISO_PARTITION
  109. #define CONFIG_DOS_PARTITION
  110. #define CONFIG_IDE_RESET 1
  111. #define CONFIG_IDE_PREINIT 1
  112. #define CONFIG_ATAPI
  113. #undef CONFIG_LBA48
  114. #define CONFIG_SYS_IDE_MAXBUS 1
  115. #define CONFIG_SYS_IDE_MAXDEVICE 2
  116. #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
  117. #define CONFIG_SYS_ATA_IDE0_OFFSET 0
  118. #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
  119. #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
  120. #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
  121. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  122. /* Realtime clock */
  123. #define CONFIG_MCFRTC
  124. #undef RTC_DEBUG
  125. #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
  126. /* Timer */
  127. #define CONFIG_MCFTMR
  128. #undef CONFIG_MCFPIT
  129. /* I2c */
  130. #define CONFIG_SYS_I2C
  131. #define CONFIG_SYS_I2C_FSL
  132. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  133. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  134. #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
  135. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  136. /* DSPI and Serial Flash */
  137. #define CONFIG_CF_SPI
  138. #define CONFIG_CF_DSPI
  139. #define CONFIG_HARD_SPI
  140. #define CONFIG_SYS_SBFHDR_SIZE 0x13
  141. #ifdef CONFIG_CMD_SPI
  142. # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
  143. DSPI_CTAR_PCSSCK_1CLK | \
  144. DSPI_CTAR_PASC(0) | \
  145. DSPI_CTAR_PDT(0) | \
  146. DSPI_CTAR_CSSCK(0) | \
  147. DSPI_CTAR_ASC(0) | \
  148. DSPI_CTAR_DT(1))
  149. #endif
  150. /* PCI */
  151. #ifdef CONFIG_CMD_PCI
  152. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  153. #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
  154. #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
  155. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
  156. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
  157. #define CONFIG_SYS_PCI_IO_BUS 0xB1000000
  158. #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
  159. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000
  160. #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
  161. #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
  162. #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
  163. #endif
  164. /* FPGA - Spartan 2 */
  165. /* experiment
  166. #define CONFIG_FPGA
  167. #define CONFIG_FPGA_COUNT 1
  168. #define CONFIG_SYS_FPGA_PROG_FEEDBACK
  169. #define CONFIG_SYS_FPGA_CHECK_CTRLC
  170. */
  171. /* Input, PCI, Flexbus, and VCO */
  172. #define CONFIG_EXTRA_CLOCK
  173. #define CONFIG_PRAM 2048 /* 2048 KB */
  174. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  175. #if defined(CONFIG_CMD_KGDB)
  176. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  177. #else
  178. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  179. #endif
  180. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  181. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  182. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  183. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
  184. #define CONFIG_SYS_MBAR 0xFC000000
  185. /*
  186. * Low Level Configuration Settings
  187. * (address mappings, register initial values, etc.)
  188. * You should know what you are doing if you make changes here.
  189. */
  190. /*-----------------------------------------------------------------------
  191. * Definitions for initial stack pointer and data area (in DPRAM)
  192. */
  193. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  194. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
  195. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  196. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
  197. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  198. #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
  199. /*-----------------------------------------------------------------------
  200. * Start addresses for the final memory configuration
  201. * (Set up by the startup code)
  202. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  203. */
  204. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  205. #define CONFIG_SYS_SDRAM_BASE1 0x48000000
  206. #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
  207. #define CONFIG_SYS_SDRAM_CFG1 0x65311610
  208. #define CONFIG_SYS_SDRAM_CFG2 0x59670000
  209. #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
  210. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  211. #define CONFIG_SYS_SDRAM_MODE 0x00010033
  212. #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
  213. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  214. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  215. #ifdef CONFIG_CF_SBF
  216. # define CONFIG_SERIAL_BOOT
  217. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
  218. #else
  219. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  220. #endif
  221. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  222. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  223. /* Reserve 256 kB for malloc() */
  224. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  225. /*
  226. * For booting Linux, the board info and command line data
  227. * have to be in the first 8 MB of memory, since this is
  228. * the maximum mapped by the Linux kernel during initialization ??
  229. */
  230. /* Initial Memory map for Linux */
  231. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  232. /*
  233. * Configuration for environment
  234. * Environment is not embedded in u-boot. First time runing may have env
  235. * crc error warning if there is no correct environment on the flash.
  236. */
  237. #ifdef CONFIG_CF_SBF
  238. # define CONFIG_ENV_IS_IN_SPI_FLASH
  239. # define CONFIG_ENV_SPI_CS 1
  240. #else
  241. # define CONFIG_ENV_IS_IN_FLASH 1
  242. #endif
  243. #undef CONFIG_ENV_OVERWRITE
  244. /*-----------------------------------------------------------------------
  245. * FLASH organization
  246. */
  247. #ifdef CONFIG_SYS_STMICRO_BOOT
  248. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  249. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
  250. # define CONFIG_ENV_OFFSET 0x30000
  251. # define CONFIG_ENV_SIZE 0x2000
  252. # define CONFIG_ENV_SECT_SIZE 0x10000
  253. #endif
  254. #ifdef CONFIG_SYS_ATMEL_BOOT
  255. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  256. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
  257. # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
  258. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  259. # define CONFIG_ENV_SIZE 0x2000
  260. # define CONFIG_ENV_SECT_SIZE 0x10000
  261. #endif
  262. #ifdef CONFIG_SYS_INTEL_BOOT
  263. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  264. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
  265. # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
  266. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  267. # define CONFIG_ENV_SIZE 0x2000
  268. # define CONFIG_ENV_SECT_SIZE 0x20000
  269. #endif
  270. #define CONFIG_SYS_FLASH_CFI
  271. #ifdef CONFIG_SYS_FLASH_CFI
  272. # define CONFIG_FLASH_CFI_DRIVER 1
  273. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  274. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  275. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
  276. # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  277. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  278. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  279. # define CONFIG_SYS_FLASH_CHECKSUM
  280. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
  281. # define CONFIG_FLASH_CFI_LEGACY
  282. #ifdef CONFIG_FLASH_CFI_LEGACY
  283. # define CONFIG_SYS_ATMEL_REGION 4
  284. # define CONFIG_SYS_ATMEL_TOTALSECT 11
  285. # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
  286. # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
  287. #endif
  288. #endif
  289. /*
  290. * This is setting for JFFS2 support in u-boot.
  291. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  292. */
  293. #ifdef CONFIG_CMD_JFFS2
  294. #ifdef CF_STMICRO_BOOT
  295. # define CONFIG_JFFS2_DEV "nor1"
  296. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  297. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
  298. #endif
  299. #ifdef CONFIG_SYS_ATMEL_BOOT
  300. # define CONFIG_JFFS2_DEV "nor1"
  301. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  302. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
  303. #endif
  304. #ifdef CONFIG_SYS_INTEL_BOOT
  305. # define CONFIG_JFFS2_DEV "nor0"
  306. # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
  307. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
  308. #endif
  309. #endif
  310. /*-----------------------------------------------------------------------
  311. * Cache Configuration
  312. */
  313. #define CONFIG_SYS_CACHELINE_SIZE 16
  314. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  315. CONFIG_SYS_INIT_RAM_SIZE - 8)
  316. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  317. CONFIG_SYS_INIT_RAM_SIZE - 4)
  318. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
  319. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  320. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  321. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  322. CF_ACR_EN | CF_ACR_SM_ALL)
  323. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
  324. CF_CACR_ICINVA | CF_CACR_EUSP)
  325. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  326. CF_CACR_DEC | CF_CACR_DDCM_P | \
  327. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  328. /*-----------------------------------------------------------------------
  329. * Memory bank definitions
  330. */
  331. /*
  332. * CS0 - NOR Flash 1, 2, 4, or 8MB
  333. * CS1 - CompactFlash and registers
  334. * CS2 - CPLD
  335. * CS3 - FPGA
  336. * CS4 - Available
  337. * CS5 - Available
  338. */
  339. #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
  340. /* Atmel Flash */
  341. #define CONFIG_SYS_CS0_BASE 0x04000000
  342. #define CONFIG_SYS_CS0_MASK 0x00070001
  343. #define CONFIG_SYS_CS0_CTRL 0x00001140
  344. /* Intel Flash */
  345. #define CONFIG_SYS_CS1_BASE 0x00000000
  346. #define CONFIG_SYS_CS1_MASK 0x01FF0001
  347. #define CONFIG_SYS_CS1_CTRL 0x00000D60
  348. #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
  349. #else
  350. /* Intel Flash */
  351. #define CONFIG_SYS_CS0_BASE 0x00000000
  352. #define CONFIG_SYS_CS0_MASK 0x01FF0001
  353. #define CONFIG_SYS_CS0_CTRL 0x00000D60
  354. /* Atmel Flash */
  355. #define CONFIG_SYS_CS1_BASE 0x04000000
  356. #define CONFIG_SYS_CS1_MASK 0x00070001
  357. #define CONFIG_SYS_CS1_CTRL 0x00001140
  358. #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
  359. #endif
  360. /* CPLD */
  361. #define CONFIG_SYS_CS2_BASE 0x08000000
  362. #define CONFIG_SYS_CS2_MASK 0x00070001
  363. #define CONFIG_SYS_CS2_CTRL 0x003f1140
  364. /* FPGA */
  365. #define CONFIG_SYS_CS3_BASE 0x09000000
  366. #define CONFIG_SYS_CS3_MASK 0x00070001
  367. #define CONFIG_SYS_CS3_CTRL 0x00000020
  368. #endif /* _M54455EVB_H */