M54451EVB.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * Configuation settings for the Freescale MCF54451 EVB board.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M54451EVB_H
  13. #define _M54451EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_M54451EVB /* M54451EVB board */
  19. #define CONFIG_MCFUART
  20. #define CONFIG_SYS_UART_PORT (0)
  21. #define CONFIG_BAUDRATE 115200
  22. #undef CONFIG_WATCHDOG
  23. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  24. /*
  25. * BOOTP options
  26. */
  27. #define CONFIG_BOOTP_BOOTFILESIZE
  28. #define CONFIG_BOOTP_BOOTPATH
  29. #define CONFIG_BOOTP_GATEWAY
  30. #define CONFIG_BOOTP_HOSTNAME
  31. /* Command line configuration */
  32. #define CONFIG_CMD_DATE
  33. #undef CONFIG_CMD_JFFS2
  34. #define CONFIG_CMD_REGINFO
  35. /* Network configuration */
  36. #define CONFIG_MCFFEC
  37. #ifdef CONFIG_MCFFEC
  38. # define CONFIG_MII 1
  39. # define CONFIG_MII_INIT 1
  40. # define CONFIG_SYS_DISCOVER_PHY
  41. # define CONFIG_SYS_RX_ETH_BUFFER 8
  42. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  43. # define CONFIG_SYS_FEC0_PINMUX 0
  44. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  45. # define MCFFEC_TOUT_LOOP 50000
  46. # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
  47. # define CONFIG_ETHPRIME "FEC0"
  48. # define CONFIG_IPADDR 192.162.1.2
  49. # define CONFIG_NETMASK 255.255.255.0
  50. # define CONFIG_SERVERIP 192.162.1.1
  51. # define CONFIG_GATEWAYIP 192.162.1.1
  52. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  53. # ifndef CONFIG_SYS_DISCOVER_PHY
  54. # define FECDUPLEX FULL
  55. # define FECSPEED _100BASET
  56. # else
  57. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  58. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  59. # endif
  60. # endif /* CONFIG_SYS_DISCOVER_PHY */
  61. #endif
  62. #define CONFIG_HOSTNAME M54451EVB
  63. #ifdef CONFIG_SYS_STMICRO_BOOT
  64. /* ST Micro serial flash */
  65. #define CONFIG_SYS_LOAD_ADDR2 0x40010007
  66. #define CONFIG_EXTRA_ENV_SETTINGS \
  67. "netdev=eth0\0" \
  68. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  69. "loadaddr=0x40010000\0" \
  70. "sbfhdr=sbfhdr.bin\0" \
  71. "uboot=u-boot.bin\0" \
  72. "load=tftp ${loadaddr} ${sbfhdr};" \
  73. "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
  74. "upd=run load; run prog\0" \
  75. "prog=sf probe 0:1 1000000 3;" \
  76. "sf erase 0 30000;" \
  77. "sf write ${loadaddr} 0 30000;" \
  78. "save\0" \
  79. ""
  80. #else
  81. #define CONFIG_SYS_UBOOT_END 0x3FFFF
  82. #define CONFIG_EXTRA_ENV_SETTINGS \
  83. "netdev=eth0\0" \
  84. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  85. "loadaddr=40010000\0" \
  86. "u-boot=u-boot.bin\0" \
  87. "load=tftp ${loadaddr) ${u-boot}\0" \
  88. "upd=run load; run prog\0" \
  89. "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
  90. "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
  91. "cp.b ${loadaddr} 0 ${filesize};" \
  92. "save\0" \
  93. ""
  94. #endif
  95. /* Realtime clock */
  96. #define CONFIG_MCFRTC
  97. #undef RTC_DEBUG
  98. #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
  99. /* Timer */
  100. #define CONFIG_MCFTMR
  101. #undef CONFIG_MCFPIT
  102. /* I2c */
  103. #define CONFIG_SYS_I2C
  104. #define CONFIG_SYS_I2C_FSL
  105. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  106. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  107. #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
  108. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  109. /* DSPI and Serial Flash */
  110. #define CONFIG_CF_SPI
  111. #define CONFIG_CF_DSPI
  112. #define CONFIG_SERIAL_FLASH
  113. #define CONFIG_HARD_SPI
  114. #define CONFIG_SYS_SBFHDR_SIZE 0x7
  115. #ifdef CONFIG_CMD_SPI
  116. # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
  117. DSPI_CTAR_PCSSCK_1CLK | \
  118. DSPI_CTAR_PASC(0) | \
  119. DSPI_CTAR_PDT(0) | \
  120. DSPI_CTAR_CSSCK(0) | \
  121. DSPI_CTAR_ASC(0) | \
  122. DSPI_CTAR_DT(1))
  123. # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
  124. # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
  125. #endif
  126. /* Input, PCI, Flexbus, and VCO */
  127. #define CONFIG_EXTRA_CLOCK
  128. #define CONFIG_PRAM 2048 /* 2048 KB */
  129. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  130. #if defined(CONFIG_CMD_KGDB)
  131. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  132. #else
  133. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  134. #endif
  135. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  136. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  137. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  138. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
  139. #define CONFIG_SYS_MBAR 0xFC000000
  140. /*
  141. * Low Level Configuration Settings
  142. * (address mappings, register initial values, etc.)
  143. * You should know what you are doing if you make changes here.
  144. */
  145. /*-----------------------------------------------------------------------
  146. * Definitions for initial stack pointer and data area (in DPRAM)
  147. */
  148. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  149. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
  150. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  151. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
  152. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  153. #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
  154. /*-----------------------------------------------------------------------
  155. * Start addresses for the final memory configuration
  156. * (Set up by the startup code)
  157. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  158. */
  159. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  160. #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
  161. #define CONFIG_SYS_SDRAM_CFG1 0x33633F30
  162. #define CONFIG_SYS_SDRAM_CFG2 0x57670000
  163. #define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
  164. #define CONFIG_SYS_SDRAM_EMOD 0x80810000
  165. #define CONFIG_SYS_SDRAM_MODE 0x008D0000
  166. #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
  167. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  168. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  169. #ifdef CONFIG_CF_SBF
  170. # define CONFIG_SERIAL_BOOT
  171. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
  172. #else
  173. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  174. #endif
  175. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  176. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  177. /* Reserve 256 kB for malloc() */
  178. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  179. /*
  180. * For booting Linux, the board info and command line data
  181. * have to be in the first 8 MB of memory, since this is
  182. * the maximum mapped by the Linux kernel during initialization ??
  183. */
  184. /* Initial Memory map for Linux */
  185. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  186. /* Configuration for environment
  187. * Environment is not embedded in u-boot. First time runing may have env
  188. * crc error warning if there is no correct environment on the flash.
  189. */
  190. #if defined(CONFIG_SYS_STMICRO_BOOT)
  191. # define CONFIG_ENV_IS_IN_SPI_FLASH 1
  192. # define CONFIG_ENV_SPI_CS 1
  193. # define CONFIG_ENV_OFFSET 0x20000
  194. # define CONFIG_ENV_SIZE 0x2000
  195. # define CONFIG_ENV_SECT_SIZE 0x10000
  196. #else
  197. # define CONFIG_ENV_IS_IN_FLASH 1
  198. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  199. # define CONFIG_ENV_SIZE 0x2000
  200. # define CONFIG_ENV_SECT_SIZE 0x20000
  201. #endif
  202. #undef CONFIG_ENV_OVERWRITE
  203. /* FLASH organization */
  204. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  205. #define CONFIG_SYS_FLASH_CFI
  206. #ifdef CONFIG_SYS_FLASH_CFI
  207. # define CONFIG_FLASH_CFI_DRIVER 1
  208. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  209. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  210. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  211. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  212. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  213. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  214. # define CONFIG_SYS_FLASH_CHECKSUM
  215. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
  216. #endif
  217. /*
  218. * This is setting for JFFS2 support in u-boot.
  219. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  220. */
  221. #ifdef CONFIG_CMD_JFFS2
  222. # define CONFIG_JFFS2_DEV "nor0"
  223. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  224. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
  225. #endif
  226. /* Cache Configuration */
  227. #define CONFIG_SYS_CACHELINE_SIZE 16
  228. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  229. CONFIG_SYS_INIT_RAM_SIZE - 8)
  230. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  231. CONFIG_SYS_INIT_RAM_SIZE - 4)
  232. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
  233. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  234. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  235. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  236. CF_ACR_EN | CF_ACR_SM_ALL)
  237. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
  238. CF_CACR_ICINVA | CF_CACR_EUSP)
  239. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  240. CF_CACR_DEC | CF_CACR_DDCM_P | \
  241. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  242. /*-----------------------------------------------------------------------
  243. * Memory bank definitions
  244. */
  245. /*
  246. * CS0 - NOR Flash 16MB
  247. * CS1 - Available
  248. * CS2 - Available
  249. * CS3 - Available
  250. * CS4 - Available
  251. * CS5 - Available
  252. */
  253. /* Flash */
  254. #define CONFIG_SYS_CS0_BASE 0x00000000
  255. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  256. #define CONFIG_SYS_CS0_CTRL 0x00004D80
  257. #define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
  258. #endif /* _M54451EVB_H */