M5329EVB.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Configuation settings for the Freescale MCF5329 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M5329EVB_H
  13. #define _M5329EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_MCFUART
  19. #define CONFIG_SYS_UART_PORT (0)
  20. #define CONFIG_BAUDRATE 115200
  21. #undef CONFIG_WATCHDOG
  22. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  23. /* Command line configuration */
  24. #define CONFIG_CMD_DATE
  25. #define CONFIG_CMD_REGINFO
  26. #ifdef CONFIG_NANDFLASH_SIZE
  27. # define CONFIG_CMD_NAND
  28. #endif
  29. #define CONFIG_SYS_UNIFY_CACHE
  30. #define CONFIG_MCFFEC
  31. #ifdef CONFIG_MCFFEC
  32. # define CONFIG_MII 1
  33. # define CONFIG_MII_INIT 1
  34. # define CONFIG_SYS_DISCOVER_PHY
  35. # define CONFIG_SYS_RX_ETH_BUFFER 8
  36. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  37. # define CONFIG_SYS_FEC0_PINMUX 0
  38. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  39. # define MCFFEC_TOUT_LOOP 50000
  40. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  41. # ifndef CONFIG_SYS_DISCOVER_PHY
  42. # define FECDUPLEX FULL
  43. # define FECSPEED _100BASET
  44. # else
  45. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  46. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  47. # endif
  48. # endif /* CONFIG_SYS_DISCOVER_PHY */
  49. #endif
  50. #define CONFIG_MCFRTC
  51. #undef RTC_DEBUG
  52. /* Timer */
  53. #define CONFIG_MCFTMR
  54. #undef CONFIG_MCFPIT
  55. /* I2C */
  56. #define CONFIG_SYS_I2C
  57. #define CONFIG_SYS_I2C_FSL
  58. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  59. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  60. #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
  61. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  62. #define CONFIG_UDP_CHECKSUM
  63. #ifdef CONFIG_MCFFEC
  64. # define CONFIG_IPADDR 192.162.1.2
  65. # define CONFIG_NETMASK 255.255.255.0
  66. # define CONFIG_SERVERIP 192.162.1.1
  67. # define CONFIG_GATEWAYIP 192.162.1.1
  68. #endif /* FEC_ENET */
  69. #define CONFIG_HOSTNAME M5329EVB
  70. #define CONFIG_EXTRA_ENV_SETTINGS \
  71. "netdev=eth0\0" \
  72. "loadaddr=40010000\0" \
  73. "u-boot=u-boot.bin\0" \
  74. "load=tftp ${loadaddr) ${u-boot}\0" \
  75. "upd=run load; run prog\0" \
  76. "prog=prot off 0 3ffff;" \
  77. "era 0 3ffff;" \
  78. "cp.b ${loadaddr} 0 ${filesize};" \
  79. "save\0" \
  80. ""
  81. #define CONFIG_PRAM 512 /* 512 KB */
  82. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  83. #ifdef CONFIG_CMD_KGDB
  84. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  85. #else
  86. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  87. #endif
  88. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  89. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  90. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  91. #define CONFIG_SYS_LOAD_ADDR 0x40010000
  92. #define CONFIG_SYS_CLK 80000000
  93. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
  94. #define CONFIG_SYS_MBAR 0xFC000000
  95. #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
  96. /*
  97. * Low Level Configuration Settings
  98. * (address mappings, register initial values, etc.)
  99. * You should know what you are doing if you make changes here.
  100. */
  101. /*-----------------------------------------------------------------------
  102. * Definitions for initial stack pointer and data area (in DPRAM)
  103. */
  104. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  105. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
  106. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  107. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  108. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  109. /*-----------------------------------------------------------------------
  110. * Start addresses for the final memory configuration
  111. * (Set up by the startup code)
  112. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  113. */
  114. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  115. #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
  116. #define CONFIG_SYS_SDRAM_CFG1 0x53722730
  117. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  118. #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
  119. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  120. #define CONFIG_SYS_SDRAM_MODE 0x018D0000
  121. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  122. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  123. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  124. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  125. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  126. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  127. /*
  128. * For booting Linux, the board info and command line data
  129. * have to be in the first 8 MB of memory, since this is
  130. * the maximum mapped by the Linux kernel during initialization ??
  131. */
  132. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  133. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  134. /*-----------------------------------------------------------------------
  135. * FLASH organization
  136. */
  137. #define CONFIG_SYS_FLASH_CFI
  138. #ifdef CONFIG_SYS_FLASH_CFI
  139. # define CONFIG_FLASH_CFI_DRIVER 1
  140. # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
  141. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  142. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  143. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  144. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  145. #endif
  146. #ifdef CONFIG_NANDFLASH_SIZE
  147. # define CONFIG_SYS_MAX_NAND_DEVICE 1
  148. # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
  149. # define CONFIG_SYS_NAND_SIZE 1
  150. # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  151. # define NAND_ALLOW_ERASE_ALL 1
  152. # define CONFIG_JFFS2_NAND 1
  153. # define CONFIG_JFFS2_DEV "nand0"
  154. # define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
  155. # define CONFIG_JFFS2_PART_OFFSET 0x00000000
  156. #endif
  157. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  158. /* Configuration for environment
  159. * Environment is embedded in u-boot in the second sector of the flash
  160. */
  161. #define CONFIG_ENV_OFFSET 0x4000
  162. #define CONFIG_ENV_SECT_SIZE 0x2000
  163. #define CONFIG_ENV_IS_IN_FLASH 1
  164. #define LDS_BOARD_TEXT \
  165. . = DEFINED(env_offset) ? env_offset : .; \
  166. common/env_embedded.o (.text*);
  167. /*-----------------------------------------------------------------------
  168. * Cache Configuration
  169. */
  170. #define CONFIG_SYS_CACHELINE_SIZE 16
  171. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  172. CONFIG_SYS_INIT_RAM_SIZE - 8)
  173. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  174. CONFIG_SYS_INIT_RAM_SIZE - 4)
  175. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
  176. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  177. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  178. CF_ACR_EN | CF_ACR_SM_ALL)
  179. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
  180. CF_CACR_DCM_P)
  181. /*-----------------------------------------------------------------------
  182. * Chipselect bank definitions
  183. */
  184. /*
  185. * CS0 - NOR Flash 1, 2, 4, or 8MB
  186. * CS1 - CompactFlash and registers
  187. * CS2 - NAND Flash 16, 32, or 64MB
  188. * CS3 - Available
  189. * CS4 - Available
  190. * CS5 - Available
  191. */
  192. #define CONFIG_SYS_CS0_BASE 0
  193. #define CONFIG_SYS_CS0_MASK 0x007f0001
  194. #define CONFIG_SYS_CS0_CTRL 0x00001fa0
  195. #define CONFIG_SYS_CS1_BASE 0x10000000
  196. #define CONFIG_SYS_CS1_MASK 0x001f0001
  197. #define CONFIG_SYS_CS1_CTRL 0x002A3780
  198. #ifdef CONFIG_NANDFLASH_SIZE
  199. #define CONFIG_SYS_CS2_BASE 0x20000000
  200. #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
  201. #define CONFIG_SYS_CS2_CTRL 0x00001f60
  202. #endif
  203. #endif /* _M5329EVB_H */