M53017EVB.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Configuation settings for the Freescale MCF53017EVB.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M53017EVB_H
  13. #define _M53017EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_MCFUART
  19. #define CONFIG_SYS_UART_PORT (0)
  20. #define CONFIG_BAUDRATE 115200
  21. #undef CONFIG_WATCHDOG
  22. #define CONFIG_WATCHDOG_TIMEOUT 5000
  23. /* Command line configuration */
  24. #define CONFIG_CMD_DATE
  25. #define CONFIG_CMD_REGINFO
  26. #define CONFIG_SYS_UNIFY_CACHE
  27. #define CONFIG_MCFFEC
  28. #ifdef CONFIG_MCFFEC
  29. # define CONFIG_MII 1
  30. # define CONFIG_MII_INIT 1
  31. # define CONFIG_SYS_DISCOVER_PHY
  32. # define CONFIG_SYS_RX_ETH_BUFFER 8
  33. # define CONFIG_SYS_TX_ETH_BUFFER 8
  34. # define CONFIG_SYS_FEC_BUF_USE_SRAM
  35. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  36. # define CONFIG_HAS_ETH1
  37. # define CONFIG_SYS_FEC0_PINMUX 0
  38. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  39. # define CONFIG_SYS_FEC1_PINMUX 0
  40. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
  41. # define MCFFEC_TOUT_LOOP 50000
  42. # define CONFIG_BOOTARGS "root=/dev/mtdblock3 rw rootfstype=jffs2"
  43. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  44. # ifndef CONFIG_SYS_DISCOVER_PHY
  45. # define FECDUPLEX FULL
  46. # define FECSPEED _100BASET
  47. # else
  48. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  49. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  50. # endif
  51. # endif /* CONFIG_SYS_DISCOVER_PHY */
  52. #endif
  53. #define CONFIG_MCFRTC
  54. #undef RTC_DEBUG
  55. #define CONFIG_SYS_RTC_CNT (0x8000)
  56. #define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
  57. /* Timer */
  58. #define CONFIG_MCFTMR
  59. #undef CONFIG_MCFPIT
  60. /* I2C */
  61. #define CONFIG_SYS_I2C
  62. #define CONFIG_SYS_I2C_FSL
  63. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  64. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  65. #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
  66. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  67. #define CONFIG_UDP_CHECKSUM
  68. #ifdef CONFIG_MCFFEC
  69. # define CONFIG_IPADDR 192.162.1.2
  70. # define CONFIG_NETMASK 255.255.255.0
  71. # define CONFIG_SERVERIP 192.162.1.1
  72. # define CONFIG_GATEWAYIP 192.162.1.1
  73. #endif /* FEC_ENET */
  74. #define CONFIG_HOSTNAME M53017
  75. #define CONFIG_EXTRA_ENV_SETTINGS \
  76. "netdev=eth0\0" \
  77. "loadaddr=40010000\0" \
  78. "u-boot=u-boot.bin\0" \
  79. "load=tftp ${loadaddr) ${u-boot}\0" \
  80. "upd=run load; run prog\0" \
  81. "prog=prot off 0 3ffff;" \
  82. "era 0 3ffff;" \
  83. "cp.b ${loadaddr} 0 ${filesize};" \
  84. "save\0" \
  85. ""
  86. #define CONFIG_PRAM 512 /* 512 KB */
  87. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  88. #ifdef CONFIG_CMD_KGDB
  89. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  90. #else
  91. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  92. #endif
  93. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  94. #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
  95. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buf Sz */
  96. #define CONFIG_SYS_LOAD_ADDR 0x40010000
  97. #define CONFIG_SYS_CLK 80000000
  98. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
  99. #define CONFIG_SYS_MBAR 0xFC000000
  100. /*
  101. * Low Level Configuration Settings
  102. * (address mappings, register initial values, etc.)
  103. * You should know what you are doing if you make changes here.
  104. */
  105. /*
  106. * Definitions for initial stack pointer and data area (in DPRAM)
  107. */
  108. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  109. #define CONFIG_SYS_INIT_RAM_SIZE 0x20000 /* Size of used area in internal SRAM */
  110. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  111. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  112. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  113. /*
  114. * Start addresses for the final memory configuration
  115. * (Set up by the startup code)
  116. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  117. */
  118. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  119. #define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
  120. #define CONFIG_SYS_SDRAM_CFG1 0x43711630
  121. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  122. #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
  123. #define CONFIG_SYS_SDRAM_EMOD 0x80010000
  124. #define CONFIG_SYS_SDRAM_MODE 0x00CD0000
  125. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  126. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  127. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  128. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  129. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  130. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  131. /*
  132. * For booting Linux, the board info and command line data
  133. * have to be in the first 8 MB of memory, since this is
  134. * the maximum mapped by the Linux kernel during initialization ??
  135. */
  136. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  137. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  138. /*-----------------------------------------------------------------------
  139. * FLASH organization
  140. */
  141. #define CONFIG_SYS_FLASH_CFI
  142. #ifdef CONFIG_SYS_FLASH_CFI
  143. # define CONFIG_FLASH_CFI_DRIVER 1
  144. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  145. # define CONFIG_FLASH_SPANSION_S29WS_N 1
  146. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  147. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  148. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  149. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  150. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  151. #endif
  152. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  153. /* Configuration for environment
  154. * Environment is embedded in u-boot in the second sector of the flash
  155. */
  156. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_BASE + 0x40000)
  157. #define CONFIG_ENV_SIZE 0x1000
  158. #define CONFIG_ENV_SECT_SIZE 0x8000
  159. #define CONFIG_ENV_IS_IN_FLASH 1
  160. #define LDS_BOARD_TEXT \
  161. . = DEFINED(env_offset) ? env_offset : .; \
  162. common/env_embedded.o (.text*)
  163. /*-----------------------------------------------------------------------
  164. * Cache Configuration
  165. */
  166. #define CONFIG_SYS_CACHELINE_SIZE 16
  167. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  168. CONFIG_SYS_INIT_RAM_SIZE - 8)
  169. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  170. CONFIG_SYS_INIT_RAM_SIZE - 4)
  171. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
  172. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  173. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  174. CF_ACR_EN | CF_ACR_SM_ALL)
  175. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
  176. CF_CACR_DCM_P)
  177. /*-----------------------------------------------------------------------
  178. * Chipselect bank definitions
  179. */
  180. /*
  181. * CS0 - NOR Flash
  182. * CS1 - Ext SRAM
  183. * CS2 - Available
  184. * CS3 - Available
  185. * CS4 - Available
  186. * CS5 - Available
  187. */
  188. #define CONFIG_SYS_CS0_BASE 0
  189. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  190. #define CONFIG_SYS_CS0_CTRL 0x00001FA0
  191. #define CONFIG_SYS_CS1_BASE 0xC0000000
  192. #define CONFIG_SYS_CS1_MASK 0x00070001
  193. #define CONFIG_SYS_CS1_CTRL 0x00001FA0
  194. #endif /* _M53017EVB_H */