M5282EVB.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Configuation settings for the Motorola MC5282EVB board.
  3. *
  4. * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /*
  9. * board/config.h - configuration options, board specific
  10. */
  11. #ifndef _CONFIG_M5282EVB_H
  12. #define _CONFIG_M5282EVB_H
  13. /*
  14. * High Level Configuration Options
  15. * (easy to change)
  16. */
  17. #define CONFIG_MCFTMR
  18. #define CONFIG_MCFUART
  19. #define CONFIG_SYS_UART_PORT (0)
  20. #define CONFIG_BAUDRATE 115200
  21. #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
  22. /* Configuration for environment
  23. * Environment is embedded in u-boot in the second sector of the flash
  24. */
  25. #define CONFIG_ENV_ADDR 0xffe04000
  26. #define CONFIG_ENV_SIZE 0x2000
  27. #define CONFIG_ENV_IS_IN_FLASH 1
  28. #define LDS_BOARD_TEXT \
  29. . = DEFINED(env_offset) ? env_offset : .; \
  30. common/env_embedded.o (.text*);
  31. /*
  32. * BOOTP options
  33. */
  34. #define CONFIG_BOOTP_BOOTFILESIZE
  35. #define CONFIG_BOOTP_BOOTPATH
  36. #define CONFIG_BOOTP_GATEWAY
  37. #define CONFIG_BOOTP_HOSTNAME
  38. /*
  39. * Command line configuration.
  40. */
  41. #define CONFIG_MCFFEC
  42. #ifdef CONFIG_MCFFEC
  43. # define CONFIG_MII 1
  44. # define CONFIG_MII_INIT 1
  45. # define CONFIG_SYS_DISCOVER_PHY
  46. # define CONFIG_SYS_RX_ETH_BUFFER 8
  47. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  48. # define CONFIG_SYS_FEC0_PINMUX 0
  49. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  50. # define MCFFEC_TOUT_LOOP 50000
  51. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  52. # ifndef CONFIG_SYS_DISCOVER_PHY
  53. # define FECDUPLEX FULL
  54. # define FECSPEED _100BASET
  55. # else
  56. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  57. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  58. # endif
  59. # endif /* CONFIG_SYS_DISCOVER_PHY */
  60. #endif
  61. #ifdef CONFIG_MCFFEC
  62. # define CONFIG_IPADDR 192.162.1.2
  63. # define CONFIG_NETMASK 255.255.255.0
  64. # define CONFIG_SERVERIP 192.162.1.1
  65. # define CONFIG_GATEWAYIP 192.162.1.1
  66. #endif /* CONFIG_MCFFEC */
  67. #define CONFIG_HOSTNAME M5282EVB
  68. #define CONFIG_EXTRA_ENV_SETTINGS \
  69. "netdev=eth0\0" \
  70. "loadaddr=10000\0" \
  71. "u-boot=u-boot.bin\0" \
  72. "load=tftp ${loadaddr) ${u-boot}\0" \
  73. "upd=run load; run prog\0" \
  74. "prog=prot off ffe00000 ffe3ffff;" \
  75. "era ffe00000 ffe3ffff;" \
  76. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  77. "save\0" \
  78. ""
  79. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  80. #if defined(CONFIG_CMD_KGDB)
  81. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  82. #else
  83. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  84. #endif
  85. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  86. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  87. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  88. #define CONFIG_SYS_LOAD_ADDR 0x20000
  89. #define CONFIG_SYS_MEMTEST_START 0x400
  90. #define CONFIG_SYS_MEMTEST_END 0x380000
  91. #define CONFIG_SYS_CLK 64000000
  92. /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
  93. #define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
  94. #define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
  95. /*
  96. * Low Level Configuration Settings
  97. * (address mappings, register initial values, etc.)
  98. * You should know what you are doing if you make changes here.
  99. */
  100. #define CONFIG_SYS_MBAR 0x40000000
  101. /*-----------------------------------------------------------------------
  102. * Definitions for initial stack pointer and data area (in DPRAM)
  103. */
  104. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  105. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  106. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  107. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  108. /*-----------------------------------------------------------------------
  109. * Start addresses for the final memory configuration
  110. * (Set up by the startup code)
  111. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  112. */
  113. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  114. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  115. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  116. #define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
  117. #define CONFIG_SYS_INT_FLASH_ENABLE 0x21
  118. /* If M5282 port is fully implemented the monitor base will be behind
  119. * the vector table. */
  120. #if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
  121. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  122. #else
  123. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
  124. #endif
  125. #define CONFIG_SYS_MONITOR_LEN 0x20000
  126. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  127. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  128. /*
  129. * For booting Linux, the board info and command line data
  130. * have to be in the first 8 MB of memory, since this is
  131. * the maximum mapped by the Linux kernel during initialization ??
  132. */
  133. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  134. /*-----------------------------------------------------------------------
  135. * FLASH organization
  136. */
  137. #define CONFIG_SYS_FLASH_CFI
  138. #ifdef CONFIG_SYS_FLASH_CFI
  139. # define CONFIG_FLASH_CFI_DRIVER 1
  140. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  141. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  142. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  143. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  144. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  145. # define CONFIG_SYS_FLASH_CHECKSUM
  146. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  147. #endif
  148. /*-----------------------------------------------------------------------
  149. * Cache Configuration
  150. */
  151. #define CONFIG_SYS_CACHELINE_SIZE 16
  152. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  153. CONFIG_SYS_INIT_RAM_SIZE - 8)
  154. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  155. CONFIG_SYS_INIT_RAM_SIZE - 4)
  156. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
  157. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  158. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  159. CF_ACR_EN | CF_ACR_SM_ALL)
  160. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
  161. CF_CACR_CEIB | CF_CACR_DBWE | \
  162. CF_CACR_EUSP)
  163. /*-----------------------------------------------------------------------
  164. * Memory bank definitions
  165. */
  166. #define CONFIG_SYS_CS0_BASE 0xFFE00000
  167. #define CONFIG_SYS_CS0_CTRL 0x00001980
  168. #define CONFIG_SYS_CS0_MASK 0x001F0001
  169. /*-----------------------------------------------------------------------
  170. * Port configuration
  171. */
  172. #define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
  173. #define CONFIG_SYS_PADDR 0x0000000
  174. #define CONFIG_SYS_PADAT 0x0000000
  175. #define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
  176. #define CONFIG_SYS_PBDDR 0x0000000
  177. #define CONFIG_SYS_PBDAT 0x0000000
  178. #define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
  179. #define CONFIG_SYS_PCDDR 0x0000000
  180. #define CONFIG_SYS_PCDAT 0x0000000
  181. #define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
  182. #define CONFIG_SYS_PCDDR 0x0000000
  183. #define CONFIG_SYS_PCDAT 0x0000000
  184. #define CONFIG_SYS_PEHLPAR 0xC0
  185. #define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
  186. #define CONFIG_SYS_DDRUA 0x05
  187. #define CONFIG_SYS_PJPAR 0xFF
  188. #endif /* _CONFIG_M5282EVB_H */