M5275EVB.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Configuation settings for the Motorola MC5275EVB board.
  3. *
  4. * By Arthur Shipkowski <art@videon-central.com>
  5. * Copyright (C) 2005 Videon Central, Inc.
  6. *
  7. * Based off of M5272C3 board code by Josef Baumgartner
  8. * <josef.baumgartner@telex.de>
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. /*
  13. * board/config.h - configuration options, board specific
  14. */
  15. #ifndef _M5275EVB_H
  16. #define _M5275EVB_H
  17. /*
  18. * High Level Configuration Options
  19. * (easy to change)
  20. */
  21. #define CONFIG_M5275EVB /* define board type */
  22. #define CONFIG_MCFTMR
  23. #define CONFIG_MCFUART
  24. #define CONFIG_SYS_UART_PORT (0)
  25. #define CONFIG_BAUDRATE 115200
  26. /* Configuration for environment
  27. * Environment is embedded in u-boot in the second sector of the flash
  28. */
  29. #ifndef CONFIG_MONITOR_IS_IN_RAM
  30. #define CONFIG_ENV_OFFSET 0x4000
  31. #define CONFIG_ENV_SECT_SIZE 0x2000
  32. #define CONFIG_ENV_IS_IN_FLASH 1
  33. #else
  34. #define CONFIG_ENV_ADDR 0xffe04000
  35. #define CONFIG_ENV_SECT_SIZE 0x2000
  36. #define CONFIG_ENV_IS_IN_FLASH 1
  37. #endif
  38. #define LDS_BOARD_TEXT \
  39. . = DEFINED(env_offset) ? env_offset : .; \
  40. common/env_embedded.o (.text);
  41. /*
  42. * BOOTP options
  43. */
  44. #define CONFIG_BOOTP_BOOTFILESIZE
  45. #define CONFIG_BOOTP_BOOTPATH
  46. #define CONFIG_BOOTP_GATEWAY
  47. #define CONFIG_BOOTP_HOSTNAME
  48. /* Available command configuration */
  49. #define CONFIG_MCFFEC
  50. #ifdef CONFIG_MCFFEC
  51. #define CONFIG_MII 1
  52. #define CONFIG_MII_INIT 1
  53. #define CONFIG_SYS_DISCOVER_PHY
  54. #define CONFIG_SYS_RX_ETH_BUFFER 8
  55. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  56. #define CONFIG_SYS_FEC0_PINMUX 0
  57. #define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  58. #define CONFIG_SYS_FEC1_PINMUX 0
  59. #define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
  60. #define MCFFEC_TOUT_LOOP 50000
  61. #define CONFIG_HAS_ETH1
  62. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  63. #ifndef CONFIG_SYS_DISCOVER_PHY
  64. #define FECDUPLEX FULL
  65. #define FECSPEED _100BASET
  66. #else
  67. #ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  68. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  69. #endif
  70. #endif
  71. #endif
  72. /* I2C */
  73. #define CONFIG_SYS_I2C
  74. #define CONFIG_SYS_I2C_FSL
  75. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  76. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  77. #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  79. #define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
  80. #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
  81. #define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
  82. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  83. #if (CONFIG_CMD_KGDB)
  84. # define CONFIG_SYS_CBSIZE 1024
  85. #else
  86. # define CONFIG_SYS_CBSIZE 256
  87. #endif
  88. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  89. #define CONFIG_SYS_MAXARGS 16
  90. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  91. #define CONFIG_SYS_LOAD_ADDR 0x800000
  92. #define CONFIG_BOOTCOMMAND "bootm ffe40000"
  93. #define CONFIG_SYS_MEMTEST_START 0x400
  94. #define CONFIG_SYS_MEMTEST_END 0x380000
  95. #ifdef CONFIG_MCFFEC
  96. # define CONFIG_NET_RETRY_COUNT 5
  97. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  98. #endif /* FEC_ENET */
  99. #define CONFIG_EXTRA_ENV_SETTINGS \
  100. "netdev=eth0\0" \
  101. "loadaddr=10000\0" \
  102. "uboot=u-boot.bin\0" \
  103. "load=tftp ${loadaddr} ${uboot}\0" \
  104. "upd=run load; run prog\0" \
  105. "prog=prot off ffe00000 ffe3ffff;" \
  106. "era ffe00000 ffe3ffff;" \
  107. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  108. "save\0" \
  109. ""
  110. #define CONFIG_SYS_CLK 150000000
  111. /*
  112. * Low Level Configuration Settings
  113. * (address mappings, register initial values, etc.)
  114. * You should know what you are doing if you make changes here.
  115. */
  116. #define CONFIG_SYS_MBAR 0x40000000
  117. /*-----------------------------------------------------------------------
  118. * Definitions for initial stack pointer and data area (in DPRAM)
  119. */
  120. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  121. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  122. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  123. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  124. /*-----------------------------------------------------------------------
  125. * Start addresses for the final memory configuration
  126. * (Set up by the startup code)
  127. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  128. */
  129. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  130. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  131. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  132. #ifdef CONFIG_MONITOR_IS_IN_RAM
  133. #define CONFIG_SYS_MONITOR_BASE 0x20000
  134. #else
  135. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  136. #endif
  137. #define CONFIG_SYS_MONITOR_LEN 0x20000
  138. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  139. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  140. /*
  141. * For booting Linux, the board info and command line data
  142. * have to be in the first 8 MB of memory, since this is
  143. * the maximum mapped by the Linux kernel during initialization ??
  144. */
  145. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  146. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  147. /*-----------------------------------------------------------------------
  148. * FLASH organization
  149. */
  150. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  151. #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
  152. #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
  153. #define CONFIG_SYS_FLASH_CFI 1
  154. #define CONFIG_FLASH_CFI_DRIVER 1
  155. #define CONFIG_SYS_FLASH_SIZE 0x200000
  156. /*-----------------------------------------------------------------------
  157. * Cache Configuration
  158. */
  159. #define CONFIG_SYS_CACHELINE_SIZE 16
  160. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  161. CONFIG_SYS_INIT_RAM_SIZE - 8)
  162. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  163. CONFIG_SYS_INIT_RAM_SIZE - 4)
  164. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
  165. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  166. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  167. CF_ACR_EN | CF_ACR_SM_ALL)
  168. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
  169. CF_CACR_DISD | CF_CACR_INVI | \
  170. CF_CACR_CEIB | CF_CACR_DCM | \
  171. CF_CACR_EUSP)
  172. /*-----------------------------------------------------------------------
  173. * Memory bank definitions
  174. */
  175. #define CONFIG_SYS_CS0_BASE 0xffe00000
  176. #define CONFIG_SYS_CS0_CTRL 0x00001980
  177. #define CONFIG_SYS_CS0_MASK 0x001F0001
  178. #define CONFIG_SYS_CS1_BASE 0x30000000
  179. #define CONFIG_SYS_CS1_CTRL 0x00001900
  180. #define CONFIG_SYS_CS1_MASK 0x00070001
  181. /*-----------------------------------------------------------------------
  182. * Port configuration
  183. */
  184. #define CONFIG_SYS_FECI2C 0x0FA0
  185. #endif /* _M5275EVB_H */