M5272C3.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * Configuation settings for the Motorola MC5272C3 board.
  3. *
  4. * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /*
  9. * board/config.h - configuration options, board specific
  10. */
  11. #ifndef _M5272C3_H
  12. #define _M5272C3_H
  13. /*
  14. * High Level Configuration Options
  15. * (easy to change)
  16. */
  17. #define CONFIG_MCFTMR
  18. #define CONFIG_MCFUART
  19. #define CONFIG_SYS_UART_PORT (0)
  20. #define CONFIG_BAUDRATE 115200
  21. #undef CONFIG_WATCHDOG
  22. #define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
  23. #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
  24. /* Configuration for environment
  25. * Environment is embedded in u-boot in the second sector of the flash
  26. */
  27. #ifndef CONFIG_MONITOR_IS_IN_RAM
  28. #define CONFIG_ENV_OFFSET 0x4000
  29. #define CONFIG_ENV_SECT_SIZE 0x2000
  30. #define CONFIG_ENV_IS_IN_FLASH 1
  31. #else
  32. #define CONFIG_ENV_ADDR 0xffe04000
  33. #define CONFIG_ENV_SECT_SIZE 0x2000
  34. #define CONFIG_ENV_IS_IN_FLASH 1
  35. #endif
  36. #define LDS_BOARD_TEXT \
  37. . = DEFINED(env_offset) ? env_offset : .; \
  38. common/env_embedded.o (.text);
  39. /*
  40. * BOOTP options
  41. */
  42. #define CONFIG_BOOTP_BOOTFILESIZE
  43. #define CONFIG_BOOTP_BOOTPATH
  44. #define CONFIG_BOOTP_GATEWAY
  45. #define CONFIG_BOOTP_HOSTNAME
  46. /*
  47. * Command line configuration.
  48. */
  49. #define CONFIG_MCFFEC
  50. #ifdef CONFIG_MCFFEC
  51. # define CONFIG_MII 1
  52. # define CONFIG_MII_INIT 1
  53. # define CONFIG_SYS_DISCOVER_PHY
  54. # define CONFIG_SYS_RX_ETH_BUFFER 8
  55. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  56. # define CONFIG_SYS_FEC0_PINMUX 0
  57. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  58. # define MCFFEC_TOUT_LOOP 50000
  59. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  60. # ifndef CONFIG_SYS_DISCOVER_PHY
  61. # define FECDUPLEX FULL
  62. # define FECSPEED _100BASET
  63. # else
  64. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  65. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  66. # endif
  67. # endif /* CONFIG_SYS_DISCOVER_PHY */
  68. #endif
  69. #ifdef CONFIG_MCFFEC
  70. # define CONFIG_IPADDR 192.162.1.2
  71. # define CONFIG_NETMASK 255.255.255.0
  72. # define CONFIG_SERVERIP 192.162.1.1
  73. # define CONFIG_GATEWAYIP 192.162.1.1
  74. #endif /* CONFIG_MCFFEC */
  75. #define CONFIG_HOSTNAME M5272C3
  76. #define CONFIG_EXTRA_ENV_SETTINGS \
  77. "netdev=eth0\0" \
  78. "loadaddr=10000\0" \
  79. "u-boot=u-boot.bin\0" \
  80. "load=tftp ${loadaddr) ${u-boot}\0" \
  81. "upd=run load; run prog\0" \
  82. "prog=prot off ffe00000 ffe3ffff;" \
  83. "era ffe00000 ffe3ffff;" \
  84. "cp.b ${loadaddr} ffe00000 ${filesize};"\
  85. "save\0" \
  86. ""
  87. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  88. #if defined(CONFIG_CMD_KGDB)
  89. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  90. #else
  91. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  92. #endif
  93. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  94. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  95. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  96. #define CONFIG_SYS_LOAD_ADDR 0x20000
  97. #define CONFIG_SYS_MEMTEST_START 0x400
  98. #define CONFIG_SYS_MEMTEST_END 0x380000
  99. #define CONFIG_SYS_CLK 66000000
  100. /*
  101. * Low Level Configuration Settings
  102. * (address mappings, register initial values, etc.)
  103. * You should know what you are doing if you make changes here.
  104. */
  105. #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
  106. #define CONFIG_SYS_SCR 0x0003
  107. #define CONFIG_SYS_SPR 0xffff
  108. /*-----------------------------------------------------------------------
  109. * Definitions for initial stack pointer and data area (in DPRAM)
  110. */
  111. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  112. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
  113. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  114. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  115. /*-----------------------------------------------------------------------
  116. * Start addresses for the final memory configuration
  117. * (Set up by the startup code)
  118. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  119. */
  120. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  121. #define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
  122. #define CONFIG_SYS_FLASH_BASE 0xffe00000
  123. #ifdef CONFIG_MONITOR_IS_IN_RAM
  124. #define CONFIG_SYS_MONITOR_BASE 0x20000
  125. #else
  126. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  127. #endif
  128. #define CONFIG_SYS_MONITOR_LEN 0x20000
  129. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  130. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  131. /*
  132. * For booting Linux, the board info and command line data
  133. * have to be in the first 8 MB of memory, since this is
  134. * the maximum mapped by the Linux kernel during initialization ??
  135. */
  136. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  137. /*
  138. * FLASH organization
  139. */
  140. #define CONFIG_SYS_FLASH_CFI
  141. #ifdef CONFIG_SYS_FLASH_CFI
  142. # define CONFIG_FLASH_CFI_DRIVER 1
  143. # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
  144. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  145. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  146. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  147. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  148. #endif
  149. /*-----------------------------------------------------------------------
  150. * Cache Configuration
  151. */
  152. #define CONFIG_SYS_CACHELINE_SIZE 16
  153. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  154. CONFIG_SYS_INIT_RAM_SIZE - 8)
  155. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  156. CONFIG_SYS_INIT_RAM_SIZE - 4)
  157. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
  158. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  159. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  160. CF_ACR_EN | CF_ACR_SM_ALL)
  161. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
  162. CF_CACR_DISD | CF_CACR_INVI | \
  163. CF_CACR_CEIB | CF_CACR_DCM | \
  164. CF_CACR_EUSP)
  165. /*-----------------------------------------------------------------------
  166. * Memory bank definitions
  167. */
  168. #define CONFIG_SYS_BR0_PRELIM 0xFFE00201
  169. #define CONFIG_SYS_OR0_PRELIM 0xFFE00014
  170. #define CONFIG_SYS_BR1_PRELIM 0
  171. #define CONFIG_SYS_OR1_PRELIM 0
  172. #define CONFIG_SYS_BR2_PRELIM 0x30000001
  173. #define CONFIG_SYS_OR2_PRELIM 0xFFF80000
  174. #define CONFIG_SYS_BR3_PRELIM 0
  175. #define CONFIG_SYS_OR3_PRELIM 0
  176. #define CONFIG_SYS_BR4_PRELIM 0
  177. #define CONFIG_SYS_OR4_PRELIM 0
  178. #define CONFIG_SYS_BR5_PRELIM 0
  179. #define CONFIG_SYS_OR5_PRELIM 0
  180. #define CONFIG_SYS_BR6_PRELIM 0
  181. #define CONFIG_SYS_OR6_PRELIM 0
  182. #define CONFIG_SYS_BR7_PRELIM 0x00000701
  183. #define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
  184. /*-----------------------------------------------------------------------
  185. * Port configuration
  186. */
  187. #define CONFIG_SYS_PACNT 0x00000000
  188. #define CONFIG_SYS_PADDR 0x0000
  189. #define CONFIG_SYS_PADAT 0x0000
  190. #define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
  191. #define CONFIG_SYS_PBDDR 0x0000
  192. #define CONFIG_SYS_PBDAT 0x0000
  193. #define CONFIG_SYS_PDCNT 0x00000000
  194. #endif /* _M5272C3_H */