M5253EVBE.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  3. * Hayden Fraser (Hayden.Fraser@freescale.com)
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _M5253EVBE_H
  8. #define _M5253EVBE_H
  9. #define CONFIG_M5253EVBE /* define board type */
  10. #define CONFIG_MCFTMR
  11. #define CONFIG_MCFUART
  12. #define CONFIG_SYS_UART_PORT (0)
  13. #define CONFIG_BAUDRATE 115200
  14. #undef CONFIG_WATCHDOG /* disable watchdog */
  15. /* Configuration for environment
  16. * Environment is embedded in u-boot in the second sector of the flash
  17. */
  18. #ifndef CONFIG_MONITOR_IS_IN_RAM
  19. #define CONFIG_ENV_OFFSET 0x4000
  20. #define CONFIG_ENV_SECT_SIZE 0x2000
  21. #define CONFIG_ENV_IS_IN_FLASH 1
  22. #else
  23. #define CONFIG_ENV_ADDR 0xffe04000
  24. #define CONFIG_ENV_SECT_SIZE 0x2000
  25. #define CONFIG_ENV_IS_IN_FLASH 1
  26. #endif
  27. #define LDS_BOARD_TEXT \
  28. . = DEFINED(env_offset) ? env_offset : .; \
  29. common/env_embedded.o (.text)
  30. /*
  31. * BOOTP options
  32. */
  33. #undef CONFIG_BOOTP_BOOTFILESIZE
  34. #undef CONFIG_BOOTP_BOOTPATH
  35. #undef CONFIG_BOOTP_GATEWAY
  36. #undef CONFIG_BOOTP_HOSTNAME
  37. /*
  38. * Command line configuration.
  39. */
  40. #define CONFIG_CMD_IDE
  41. /* ATA */
  42. #define CONFIG_DOS_PARTITION
  43. #define CONFIG_MAC_PARTITION
  44. #define CONFIG_IDE_RESET 1
  45. #define CONFIG_IDE_PREINIT 1
  46. #define CONFIG_ATAPI
  47. #undef CONFIG_LBA48
  48. #define CONFIG_SYS_IDE_MAXBUS 1
  49. #define CONFIG_SYS_IDE_MAXDEVICE 2
  50. #define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
  51. #define CONFIG_SYS_ATA_IDE0_OFFSET 0
  52. #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
  53. #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
  54. #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
  55. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  56. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  57. #if defined(CONFIG_CMD_KGDB)
  58. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  59. #else
  60. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  61. #endif
  62. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  63. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  64. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  65. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  66. #define CONFIG_SYS_MEMTEST_START 0x400
  67. #define CONFIG_SYS_MEMTEST_END 0x380000
  68. #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
  69. #define CONFIG_SYS_FAST_CLK
  70. #ifdef CONFIG_SYS_FAST_CLK
  71. # define CONFIG_SYS_PLLCR 0x1243E054
  72. # define CONFIG_SYS_CLK 140000000
  73. #else
  74. # define CONFIG_SYS_PLLCR 0x135a4140
  75. # define CONFIG_SYS_CLK 70000000
  76. #endif
  77. /*
  78. * Low Level Configuration Settings
  79. * (address mappings, register initial values, etc.)
  80. * You should know what you are doing if you make changes here.
  81. */
  82. #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
  83. #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
  84. /*
  85. * Definitions for initial stack pointer and data area (in DPRAM)
  86. */
  87. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  88. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  89. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  90. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  91. /*
  92. * Start addresses for the final memory configuration
  93. * (Set up by the startup code)
  94. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  95. */
  96. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  97. #define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
  98. #ifdef CONFIG_MONITOR_IS_IN_RAM
  99. #define CONFIG_SYS_MONITOR_BASE 0x20000
  100. #else
  101. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  102. #endif
  103. #define CONFIG_SYS_MONITOR_LEN 0x40000
  104. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  105. #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
  106. /*
  107. * For booting Linux, the board info and command line data
  108. * have to be in the first 8 MB of memory, since this is
  109. * the maximum mapped by the Linux kernel during initialization ??
  110. */
  111. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  112. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  113. /* FLASH organization */
  114. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  115. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  116. #define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
  117. #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
  118. #define CONFIG_SYS_FLASH_CFI 1
  119. #define CONFIG_FLASH_CFI_DRIVER 1
  120. #define CONFIG_SYS_FLASH_SIZE 0x200000
  121. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  122. /* Cache Configuration */
  123. #define CONFIG_SYS_CACHELINE_SIZE 16
  124. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  125. CONFIG_SYS_INIT_RAM_SIZE - 8)
  126. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  127. CONFIG_SYS_INIT_RAM_SIZE - 4)
  128. #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
  129. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
  130. CF_ADDRMASK(2) | \
  131. CF_ACR_EN | CF_ACR_SM_ALL)
  132. #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
  133. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  134. CF_ACR_EN | CF_ACR_SM_ALL)
  135. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
  136. CF_CACR_DBWE)
  137. /* Port configuration */
  138. #define CONFIG_SYS_FECI2C 0xF0
  139. #define CONFIG_SYS_CS0_BASE 0xFFE00000
  140. #define CONFIG_SYS_CS0_MASK 0x001F0021
  141. #define CONFIG_SYS_CS0_CTRL 0x00001D80
  142. /*-----------------------------------------------------------------------
  143. * Port configuration
  144. */
  145. #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
  146. #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
  147. #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
  148. #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
  149. #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
  150. #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
  151. #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
  152. #endif /* _M5253EVB_H */