M5253DEMO.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  2. * Hayden Fraser (Hayden.Fraser@freescale.com)
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _M5253DEMO_H
  7. #define _M5253DEMO_H
  8. #define CONFIG_M5253DEMO /* define board type */
  9. #define CONFIG_MCFTMR
  10. #define CONFIG_MCFUART
  11. #define CONFIG_SYS_UART_PORT (0)
  12. #define CONFIG_BAUDRATE 115200
  13. #undef CONFIG_WATCHDOG /* disable watchdog */
  14. /* Configuration for environment
  15. * Environment is embedded in u-boot in the second sector of the flash
  16. */
  17. #ifdef CONFIG_MONITOR_IS_IN_RAM
  18. # define CONFIG_ENV_OFFSET 0x4000
  19. # define CONFIG_ENV_SECT_SIZE 0x1000
  20. # define CONFIG_ENV_IS_IN_FLASH 1
  21. #else
  22. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
  23. # define CONFIG_ENV_SECT_SIZE 0x1000
  24. # define CONFIG_ENV_IS_IN_FLASH 1
  25. #endif
  26. #define LDS_BOARD_TEXT \
  27. . = DEFINED(env_offset) ? env_offset : .; \
  28. common/env_embedded.o (.text*);
  29. /*
  30. * Command line configuration.
  31. */
  32. #define CONFIG_CMD_IDE
  33. #ifdef CONFIG_CMD_IDE
  34. /* ATA */
  35. # define CONFIG_DOS_PARTITION
  36. # define CONFIG_MAC_PARTITION
  37. # define CONFIG_IDE_RESET 1
  38. # define CONFIG_IDE_PREINIT 1
  39. # define CONFIG_ATAPI
  40. # undef CONFIG_LBA48
  41. # define CONFIG_SYS_IDE_MAXBUS 1
  42. # define CONFIG_SYS_IDE_MAXDEVICE 2
  43. # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
  44. # define CONFIG_SYS_ATA_IDE0_OFFSET 0
  45. # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
  46. # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
  47. # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
  48. # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  49. #endif
  50. #define CONFIG_DRIVER_DM9000
  51. #ifdef CONFIG_DRIVER_DM9000
  52. # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
  53. # define DM9000_IO CONFIG_DM9000_BASE
  54. # define DM9000_DATA (CONFIG_DM9000_BASE + 4)
  55. # undef CONFIG_DM9000_DEBUG
  56. # define CONFIG_DM9000_BYTE_SWAPPED
  57. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  58. # define CONFIG_EXTRA_ENV_SETTINGS \
  59. "netdev=eth0\0" \
  60. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  61. "loadaddr=10000\0" \
  62. "u-boot=u-boot.bin\0" \
  63. "load=tftp ${loadaddr) ${u-boot}\0" \
  64. "upd=run load; run prog\0" \
  65. "prog=prot off 0xff800000 0xff82ffff;" \
  66. "era 0xff800000 0xff82ffff;" \
  67. "cp.b ${loadaddr} 0xff800000 ${filesize};" \
  68. "save\0" \
  69. ""
  70. #endif
  71. #define CONFIG_HOSTNAME M5253DEMO
  72. /* I2C */
  73. #define CONFIG_SYS_I2C
  74. #define CONFIG_SYS_I2C_FSL
  75. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  76. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  77. #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  79. #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
  80. #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
  81. #define CONFIG_SYS_I2C_PINMUX_SET (0)
  82. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  83. #if defined(CONFIG_CMD_KGDB)
  84. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  85. #else
  86. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  87. #endif
  88. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  89. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  90. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  91. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  92. #define CONFIG_SYS_MEMTEST_START 0x400
  93. #define CONFIG_SYS_MEMTEST_END 0x380000
  94. #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
  95. #define CONFIG_SYS_FAST_CLK
  96. #ifdef CONFIG_SYS_FAST_CLK
  97. # define CONFIG_SYS_PLLCR 0x1243E054
  98. # define CONFIG_SYS_CLK 140000000
  99. #else
  100. # define CONFIG_SYS_PLLCR 0x135a4140
  101. # define CONFIG_SYS_CLK 70000000
  102. #endif
  103. /*
  104. * Low Level Configuration Settings
  105. * (address mappings, register initial values, etc.)
  106. * You should know what you are doing if you make changes here.
  107. */
  108. #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
  109. #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
  110. /*
  111. * Definitions for initial stack pointer and data area (in DPRAM)
  112. */
  113. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  114. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
  115. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  116. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  117. /*
  118. * Start addresses for the final memory configuration
  119. * (Set up by the startup code)
  120. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  121. */
  122. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  123. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  124. #ifdef CONFIG_MONITOR_IS_IN_RAM
  125. # define CONFIG_SYS_MONITOR_BASE 0x20000
  126. #else
  127. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  128. #endif
  129. #define CONFIG_SYS_MONITOR_LEN 0x40000
  130. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  131. #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
  132. /*
  133. * For booting Linux, the board info and command line data
  134. * have to be in the first 8 MB of memory, since this is
  135. * the maximum mapped by the Linux kernel during initialization ??
  136. */
  137. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  138. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  139. /* FLASH organization */
  140. #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
  141. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  142. #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
  143. #define CONFIG_SYS_FLASH_ERASE_TOUT 1000
  144. #define FLASH_SST6401B 0x200
  145. #define SST_ID_xF6401B 0x236D236D
  146. #undef CONFIG_SYS_FLASH_CFI
  147. #ifdef CONFIG_SYS_FLASH_CFI
  148. /*
  149. * Unable to use CFI driver, due to incompatible sector erase command by SST.
  150. * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
  151. * 0x30 is block erase in SST
  152. */
  153. # define CONFIG_FLASH_CFI_DRIVER 1
  154. # define CONFIG_SYS_FLASH_SIZE 0x800000
  155. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  156. # define CONFIG_FLASH_CFI_LEGACY
  157. #else
  158. # define CONFIG_SYS_SST_SECT 2048
  159. # define CONFIG_SYS_SST_SECTSZ 0x1000
  160. # define CONFIG_SYS_FLASH_WRITE_TOUT 500
  161. #endif
  162. /* Cache Configuration */
  163. #define CONFIG_SYS_CACHELINE_SIZE 16
  164. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  165. CONFIG_SYS_INIT_RAM_SIZE - 8)
  166. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  167. CONFIG_SYS_INIT_RAM_SIZE - 4)
  168. #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
  169. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
  170. CF_ADDRMASK(8) | \
  171. CF_ACR_EN | CF_ACR_SM_ALL)
  172. #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
  173. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  174. CF_ACR_EN | CF_ACR_SM_ALL)
  175. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
  176. CF_CACR_DBWE)
  177. /* Port configuration */
  178. #define CONFIG_SYS_FECI2C 0xF0
  179. #define CONFIG_SYS_CS0_BASE 0xFF800000
  180. #define CONFIG_SYS_CS0_MASK 0x007F0021
  181. #define CONFIG_SYS_CS0_CTRL 0x00001D80
  182. #define CONFIG_SYS_CS1_BASE 0xE0000000
  183. #define CONFIG_SYS_CS1_MASK 0x00000001
  184. #define CONFIG_SYS_CS1_CTRL 0x00003DD8
  185. /*-----------------------------------------------------------------------
  186. * Port configuration
  187. */
  188. #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
  189. #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
  190. #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
  191. #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
  192. #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
  193. #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
  194. #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
  195. #endif /* _M5253DEMO_H */