M5249EVB.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Configuation settings for the esd TASREG board.
  3. *
  4. * (C) Copyright 2004
  5. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M5249EVB_H
  13. #define _M5249EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_MCFTMR
  19. #define CONFIG_MCFUART
  20. #define CONFIG_SYS_UART_PORT (0)
  21. #define CONFIG_BAUDRATE 115200
  22. #undef CONFIG_WATCHDOG
  23. #undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
  24. /*
  25. * BOOTP options
  26. */
  27. #undef CONFIG_BOOTP_BOOTFILESIZE
  28. #undef CONFIG_BOOTP_BOOTPATH
  29. #undef CONFIG_BOOTP_GATEWAY
  30. #undef CONFIG_BOOTP_HOSTNAME
  31. /*
  32. * Command line configuration.
  33. */
  34. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  35. #if defined(CONFIG_CMD_KGDB)
  36. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  37. #else
  38. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  39. #endif
  40. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  41. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  42. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  43. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  44. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  45. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  46. #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
  47. #define CONFIG_SYS_MEMTEST_START 0x400
  48. #define CONFIG_SYS_MEMTEST_END 0x380000
  49. /*
  50. * Clock configuration: enable only one of the following options
  51. */
  52. #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
  53. #define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
  54. #define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
  55. /*
  56. * Low Level Configuration Settings
  57. * (address mappings, register initial values, etc.)
  58. * You should know what you are doing if you make changes here.
  59. */
  60. #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
  61. #define CONFIG_SYS_MBAR2 0x80000000
  62. /*-----------------------------------------------------------------------
  63. * Definitions for initial stack pointer and data area (in DPRAM)
  64. */
  65. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  66. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
  67. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  68. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  69. #define CONFIG_ENV_IS_IN_FLASH 1
  70. #define LDS_BOARD_TEXT \
  71. . = DEFINED(env_offset) ? env_offset : .; \
  72. common/env_embedded.o (.text);
  73. #define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/
  74. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  75. #define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */
  76. /*-----------------------------------------------------------------------
  77. * Start addresses for the final memory configuration
  78. * (Set up by the startup code)
  79. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  80. */
  81. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  82. #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
  83. #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
  84. #if 0 /* test-only */
  85. #define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
  86. #endif
  87. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  88. #define CONFIG_SYS_MONITOR_LEN 0x20000
  89. #define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
  90. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  91. /*
  92. * For booting Linux, the board info and command line data
  93. * have to be in the first 8 MB of memory, since this is
  94. * the maximum mapped by the Linux kernel during initialization ??
  95. */
  96. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  97. /*-----------------------------------------------------------------------
  98. * FLASH organization
  99. */
  100. #define CONFIG_SYS_FLASH_CFI
  101. #ifdef CONFIG_SYS_FLASH_CFI
  102. # define CONFIG_FLASH_CFI_DRIVER 1
  103. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  104. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  105. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  106. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  107. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  108. # define CONFIG_SYS_FLASH_CHECKSUM
  109. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  110. #endif
  111. /*-----------------------------------------------------------------------
  112. * Cache Configuration
  113. */
  114. #define CONFIG_SYS_CACHELINE_SIZE 16
  115. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  116. CONFIG_SYS_INIT_RAM_SIZE - 8)
  117. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  118. CONFIG_SYS_INIT_RAM_SIZE - 4)
  119. #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
  120. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
  121. CF_ADDRMASK(2) | \
  122. CF_ACR_EN | CF_ACR_SM_ALL)
  123. #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
  124. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  125. CF_ACR_EN | CF_ACR_SM_ALL)
  126. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
  127. CF_CACR_DBWE)
  128. /*-----------------------------------------------------------------------
  129. * Memory bank definitions
  130. */
  131. /* CS0 - AMD Flash, address 0xffc00000 */
  132. #define CONFIG_SYS_CS0_BASE 0xffe00000
  133. #define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
  134. /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
  135. #define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
  136. /* CS1 - FPGA, address 0xe0000000 */
  137. #define CONFIG_SYS_CS1_BASE 0xe0000000
  138. #define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
  139. #define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
  140. /*-----------------------------------------------------------------------
  141. * Port configuration
  142. */
  143. #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
  144. #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
  145. #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
  146. #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
  147. #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
  148. #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
  149. #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
  150. #endif /* M5249 */