M52277EVB.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Configuation settings for the Freescale MCF52277 EVB board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * board/config.h - configuration options, board specific
  11. */
  12. #ifndef _M52277EVB_H
  13. #define _M52277EVB_H
  14. /*
  15. * High Level Configuration Options
  16. * (easy to change)
  17. */
  18. #define CONFIG_M52277EVB /* M52277EVB board */
  19. #define CONFIG_MCFUART
  20. #define CONFIG_SYS_UART_PORT (0)
  21. #define CONFIG_BAUDRATE 115200
  22. #undef CONFIG_WATCHDOG
  23. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  24. /*
  25. * BOOTP options
  26. */
  27. #define CONFIG_BOOTP_BOOTFILESIZE
  28. #define CONFIG_BOOTP_BOOTPATH
  29. #define CONFIG_BOOTP_GATEWAY
  30. #define CONFIG_BOOTP_HOSTNAME
  31. /* Command line configuration */
  32. #define CONFIG_CMD_DATE
  33. #define CONFIG_CMD_JFFS2
  34. #define CONFIG_CMD_REGINFO
  35. #undef CONFIG_CMD_BMP
  36. #define CONFIG_HOSTNAME M52277EVB
  37. #define CONFIG_SYS_UBOOT_END 0x3FFFF
  38. #define CONFIG_SYS_LOAD_ADDR2 0x40010007
  39. #ifdef CONFIG_SYS_STMICRO_BOOT
  40. /* ST Micro serial flash */
  41. #define CONFIG_EXTRA_ENV_SETTINGS \
  42. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  43. "loadaddr=0x40010000\0" \
  44. "uboot=u-boot.bin\0" \
  45. "load=loadb ${loadaddr} ${baudrate};" \
  46. "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
  47. "upd=run load; run prog\0" \
  48. "prog=sf probe 0:2 10000 1;" \
  49. "sf erase 0 30000;" \
  50. "sf write ${loadaddr} 0 30000;" \
  51. "save\0" \
  52. ""
  53. #endif
  54. #ifdef CONFIG_SYS_SPANSION_BOOT
  55. #define CONFIG_EXTRA_ENV_SETTINGS \
  56. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  57. "loadaddr=0x40010000\0" \
  58. "uboot=u-boot.bin\0" \
  59. "load=loadb ${loadaddr} ${baudrate}\0" \
  60. "upd=run load; run prog\0" \
  61. "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
  62. " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
  63. "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
  64. __stringify(CONFIG_SYS_UBOOT_END) ";" \
  65. "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
  66. " ${filesize}; save\0" \
  67. "updsbf=run loadsbf; run progsbf\0" \
  68. "loadsbf=loadb ${loadaddr} ${baudrate};" \
  69. "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
  70. "progsbf=sf probe 0:2 10000 1;" \
  71. "sf erase 0 30000;" \
  72. "sf write ${loadaddr} 0 30000;" \
  73. ""
  74. #endif
  75. /* LCD */
  76. #ifdef CONFIG_CMD_BMP
  77. #define CONFIG_SPLASH_SCREEN
  78. #define CONFIG_LCD_LOGO
  79. #define CONFIG_SHARP_LQ035Q7DH06
  80. #endif
  81. /* USB */
  82. #ifdef CONFIG_CMD_USB
  83. #define CONFIG_USB_EHCI
  84. #define CONFIG_DOS_PARTITION
  85. #define CONFIG_MAC_PARTITION
  86. #define CONFIG_ISO_PARTITION
  87. #define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
  88. #define CONFIG_SYS_USB_EHCI_CPU_INIT
  89. #endif
  90. /* Realtime clock */
  91. #define CONFIG_MCFRTC
  92. #undef RTC_DEBUG
  93. #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
  94. /* Timer */
  95. #define CONFIG_MCFTMR
  96. #undef CONFIG_MCFPIT
  97. /* I2c */
  98. #define CONFIG_SYS_I2C
  99. #define CONFIG_SYS_I2C_FSL
  100. #define CONFIG_SYS_FSL_I2C_SPEED 80000
  101. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  102. #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
  103. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  104. /* DSPI and Serial Flash */
  105. #define CONFIG_CF_SPI
  106. #define CONFIG_CF_DSPI
  107. #define CONFIG_HARD_SPI
  108. #define CONFIG_SYS_SBFHDR_SIZE 0x7
  109. #ifdef CONFIG_CMD_SPI
  110. # define CONFIG_SYS_DSPI_CS2
  111. # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
  112. DSPI_CTAR_PCSSCK_1CLK | \
  113. DSPI_CTAR_PASC(0) | \
  114. DSPI_CTAR_PDT(0) | \
  115. DSPI_CTAR_CSSCK(0) | \
  116. DSPI_CTAR_ASC(0) | \
  117. DSPI_CTAR_DT(1))
  118. #endif
  119. /* Input, PCI, Flexbus, and VCO */
  120. #define CONFIG_EXTRA_CLOCK
  121. #define CONFIG_SYS_INPUT_CLKSRC 16000000
  122. #define CONFIG_PRAM 2048 /* 2048 KB */
  123. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  124. #if defined(CONFIG_CMD_KGDB)
  125. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  126. #else
  127. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  128. #endif
  129. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  130. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  131. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  132. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
  133. #define CONFIG_SYS_MBAR 0xFC000000
  134. /*
  135. * Low Level Configuration Settings
  136. * (address mappings, register initial values, etc.)
  137. * You should know what you are doing if you make changes here.
  138. */
  139. /*
  140. * Definitions for initial stack pointer and data area (in DPRAM)
  141. */
  142. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  143. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
  144. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  145. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
  146. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
  147. #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
  148. /*
  149. * Start addresses for the final memory configuration
  150. * (Set up by the startup code)
  151. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  152. */
  153. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  154. #define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
  155. #define CONFIG_SYS_SDRAM_CFG1 0x43711630
  156. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  157. #define CONFIG_SYS_SDRAM_CTRL 0xE1092000
  158. #define CONFIG_SYS_SDRAM_EMOD 0x81810000
  159. #define CONFIG_SYS_SDRAM_MODE 0x00CD0000
  160. #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
  161. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  162. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  163. #ifdef CONFIG_CF_SBF
  164. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
  165. #else
  166. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  167. #endif
  168. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  169. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  170. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  171. /* Initial Memory map for Linux */
  172. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  173. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  174. /*
  175. * Configuration for environment
  176. * Environment is not embedded in u-boot. First time runing may have env
  177. * crc error warning if there is no correct environment on the flash.
  178. */
  179. #ifdef CONFIG_CF_SBF
  180. # define CONFIG_ENV_IS_IN_SPI_FLASH
  181. # define CONFIG_ENV_SPI_CS 2
  182. #else
  183. # define CONFIG_ENV_IS_IN_FLASH 1
  184. #endif
  185. #define CONFIG_ENV_OVERWRITE 1
  186. /*-----------------------------------------------------------------------
  187. * FLASH organization
  188. */
  189. #ifdef CONFIG_SYS_STMICRO_BOOT
  190. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  191. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
  192. # define CONFIG_ENV_OFFSET 0x30000
  193. # define CONFIG_ENV_SIZE 0x1000
  194. # define CONFIG_ENV_SECT_SIZE 0x10000
  195. #endif
  196. #ifdef CONFIG_SYS_SPANSION_BOOT
  197. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  198. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
  199. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  200. # define CONFIG_ENV_SIZE 0x1000
  201. # define CONFIG_ENV_SECT_SIZE 0x8000
  202. #endif
  203. #define CONFIG_SYS_FLASH_CFI
  204. #ifdef CONFIG_SYS_FLASH_CFI
  205. # define CONFIG_FLASH_CFI_DRIVER 1
  206. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  207. # define CONFIG_FLASH_SPANSION_S29WS_N 1
  208. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  209. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  210. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  211. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  212. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  213. # define CONFIG_SYS_FLASH_CHECKSUM
  214. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
  215. #endif
  216. #define LDS_BOARD_TEXT \
  217. arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
  218. arch/m68k/lib/built-in.o (.text*)
  219. /*
  220. * This is setting for JFFS2 support in u-boot.
  221. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  222. */
  223. #ifdef CONFIG_CMD_JFFS2
  224. # define CONFIG_JFFS2_DEV "nor0"
  225. # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
  226. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
  227. #endif
  228. /*-----------------------------------------------------------------------
  229. * Cache Configuration
  230. */
  231. #define CONFIG_SYS_CACHELINE_SIZE 16
  232. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  233. CONFIG_SYS_INIT_RAM_SIZE - 8)
  234. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  235. CONFIG_SYS_INIT_RAM_SIZE - 4)
  236. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
  237. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  238. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  239. CF_ACR_EN | CF_ACR_SM_ALL)
  240. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
  241. CF_CACR_DISD | CF_CACR_INVI | \
  242. CF_CACR_CEIB | CF_CACR_DCM | \
  243. CF_CACR_EUSP)
  244. /*-----------------------------------------------------------------------
  245. * Memory bank definitions
  246. */
  247. /*
  248. * CS0 - NOR Flash
  249. * CS1 - Available
  250. * CS2 - Available
  251. * CS3 - Available
  252. * CS4 - Available
  253. * CS5 - Available
  254. */
  255. #ifdef CONFIG_CF_SBF
  256. #define CONFIG_SYS_CS0_BASE 0x04000000
  257. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  258. #define CONFIG_SYS_CS0_CTRL 0x00001FA0
  259. #else
  260. #define CONFIG_SYS_CS0_BASE 0x00000000
  261. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  262. #define CONFIG_SYS_CS0_CTRL 0x00001FA0
  263. #endif
  264. #endif /* _M52277EVB_H */