C29XPCIE.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * C29XPCIE board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #ifdef CONFIG_SPIFLASH
  12. #define CONFIG_RAMBOOT_SPIFLASH
  13. #define CONFIG_SYS_TEXT_BASE 0x11000000
  14. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  15. #endif
  16. #ifdef CONFIG_NAND
  17. #ifdef CONFIG_TPL_BUILD
  18. #define CONFIG_SPL_NAND_BOOT
  19. #define CONFIG_SPL_FLUSH_IMAGE
  20. #define CONFIG_SPL_NAND_INIT
  21. #define CONFIG_TPL_DRIVERS_MISC_SUPPORT
  22. #define CONFIG_SPL_COMMON_INIT_DDR
  23. #define CONFIG_SPL_MAX_SIZE (128 << 10)
  24. #define CONFIG_SPL_TEXT_BASE 0xf8f81000
  25. #define CONFIG_SYS_MPC85XX_NO_RESETVEC
  26. #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
  27. #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
  28. #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
  29. #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
  30. #elif defined(CONFIG_SPL_BUILD)
  31. #define CONFIG_SPL_INIT_MINIMAL
  32. #define CONFIG_SPL_NAND_MINIMAL
  33. #define CONFIG_SPL_FLUSH_IMAGE
  34. #define CONFIG_SPL_TEXT_BASE 0xff800000
  35. #define CONFIG_SPL_MAX_SIZE 8192
  36. #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
  37. #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
  38. #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
  39. #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
  40. #endif
  41. #define CONFIG_SPL_PAD_TO 0x20000
  42. #define CONFIG_TPL_PAD_TO 0x20000
  43. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  44. #define CONFIG_SYS_TEXT_BASE 0x11001000
  45. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  46. #endif
  47. #ifndef CONFIG_SYS_TEXT_BASE
  48. #define CONFIG_SYS_TEXT_BASE 0xeff40000
  49. #endif
  50. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  51. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  52. #endif
  53. #ifdef CONFIG_SPL_BUILD
  54. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  55. #else
  56. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  57. #endif
  58. #ifdef CONFIG_SPL_BUILD
  59. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  60. #endif
  61. /* High Level Configuration Options */
  62. #define CONFIG_FSL_IFC /* Enable IFC Support */
  63. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  64. #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
  65. #ifdef CONFIG_PCI
  66. #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
  67. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  68. #define CONFIG_PCI_INDIRECT_BRIDGE
  69. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  70. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  71. #define CONFIG_CMD_PCI
  72. /*
  73. * PCI Windows
  74. * Memory space is mapped 1-1, but I/O space must start from 0.
  75. */
  76. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  77. #define CONFIG_SYS_PCIE1_NAME "Slot 1"
  78. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  79. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  80. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  81. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
  82. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
  83. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  84. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  85. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
  86. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  87. #define CONFIG_DOS_PARTITION
  88. #endif
  89. #define CONFIG_TSEC_ENET
  90. #define CONFIG_ENV_OVERWRITE
  91. #define CONFIG_DDR_CLK_FREQ 100000000
  92. #define CONFIG_SYS_CLK_FREQ 66666666
  93. #define CONFIG_HWCONFIG
  94. /*
  95. * These can be toggled for performance analysis, otherwise use default.
  96. */
  97. #define CONFIG_L2_CACHE /* toggle L2 cache */
  98. #define CONFIG_BTB /* toggle branch predition */
  99. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  100. #define CONFIG_ENABLE_36BIT_PHYS
  101. #define CONFIG_ADDR_MAP 1
  102. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  103. #define CONFIG_SYS_MEMTEST_START 0x00200000
  104. #define CONFIG_SYS_MEMTEST_END 0x00400000
  105. #define CONFIG_PANIC_HANG
  106. /* DDR Setup */
  107. #define CONFIG_DDR_SPD
  108. #define CONFIG_SYS_SPD_BUS_NUM 0
  109. #define SPD_EEPROM_ADDRESS 0x50
  110. #define CONFIG_SYS_DDR_RAW_TIMING
  111. /* DDR ECC Setup*/
  112. #define CONFIG_DDR_ECC
  113. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  114. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  115. #define CONFIG_SYS_SDRAM_SIZE 512
  116. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  117. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  118. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  119. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  120. #define CONFIG_SYS_CCSRBAR 0xffe00000
  121. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  122. /* Platform SRAM setting */
  123. #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
  124. #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
  125. (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
  126. #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
  127. #ifdef CONFIG_SPL_BUILD
  128. #define CONFIG_SYS_NO_FLASH
  129. #endif
  130. /*
  131. * IFC Definitions
  132. */
  133. /* NOR Flash on IFC */
  134. #define CONFIG_SYS_FLASH_BASE 0xec000000
  135. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
  136. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  137. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
  138. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  139. #define CONFIG_SYS_FLASH_QUIET_TEST
  140. #define CONFIG_FLASH_SHOW_PROGRESS 45
  141. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
  142. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
  143. /* 16Bit NOR Flash - S29GL512S10TFI01 */
  144. #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  145. CSPR_PORT_SIZE_16 | \
  146. CSPR_MSEL_NOR | \
  147. CSPR_V)
  148. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
  149. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
  150. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  151. FTIM0_NOR_TEADC(0x5) | \
  152. FTIM0_NOR_TEAHC(0x5))
  153. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  154. FTIM1_NOR_TRAD_NOR(0x1A) |\
  155. FTIM1_NOR_TSEQRAD_NOR(0x13))
  156. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  157. FTIM2_NOR_TCH(0x4) | \
  158. FTIM2_NOR_TWPH(0x0E) | \
  159. FTIM2_NOR_TWP(0x1c))
  160. #define CONFIG_SYS_NOR_FTIM3 0x0
  161. /* CFI for NOR Flash */
  162. #define CONFIG_FLASH_CFI_DRIVER
  163. #define CONFIG_SYS_FLASH_CFI
  164. #define CONFIG_SYS_FLASH_EMPTY_INFO
  165. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  166. /* NAND Flash on IFC */
  167. #define CONFIG_NAND_FSL_IFC
  168. #define CONFIG_SYS_NAND_BASE 0xff800000
  169. #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
  170. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  171. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  172. #define CONFIG_CMD_NAND
  173. #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
  174. /* 8Bit NAND Flash - K9F1G08U0B */
  175. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  176. | CSPR_PORT_SIZE_8 \
  177. | CSPR_MSEL_NAND \
  178. | CSPR_V)
  179. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  180. #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
  181. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  182. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  183. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  184. | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
  185. | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
  186. | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
  187. | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
  188. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
  189. FTIM0_NAND_TWP(0x0c) | \
  190. FTIM0_NAND_TWCHT(0x08) | \
  191. FTIM0_NAND_TWH(0x06))
  192. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
  193. FTIM1_NAND_TWBE(0x1d) | \
  194. FTIM1_NAND_TRR(0x08) | \
  195. FTIM1_NAND_TRP(0x0c))
  196. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
  197. FTIM2_NAND_TREH(0x0a) | \
  198. FTIM2_NAND_TWHRE(0x18))
  199. #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
  200. #define CONFIG_SYS_NAND_DDR_LAW 11
  201. /* Set up IFC registers for boot location NOR/NAND */
  202. #ifdef CONFIG_NAND
  203. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  204. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  205. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  206. #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
  207. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  208. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  209. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  210. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  211. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
  212. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  213. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  214. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  215. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  216. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  217. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  218. #else
  219. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
  220. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  221. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  222. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  223. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  224. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  225. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  226. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
  227. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
  228. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
  229. #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
  230. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
  231. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
  232. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
  233. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
  234. #endif
  235. /* CPLD on IFC, selected by CS2 */
  236. #define CONFIG_SYS_CPLD_BASE 0xffdf0000
  237. #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
  238. | CONFIG_SYS_CPLD_BASE)
  239. #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
  240. | CSPR_PORT_SIZE_8 \
  241. | CSPR_MSEL_GPCM \
  242. | CSPR_V)
  243. #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
  244. #define CONFIG_SYS_CSOR2 0x0
  245. /* CPLD Timing parameters for IFC CS2 */
  246. #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  247. FTIM0_GPCM_TEADC(0x0e) | \
  248. FTIM0_GPCM_TEAHC(0x0e))
  249. #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  250. FTIM1_GPCM_TRAD(0x1f))
  251. #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  252. FTIM2_GPCM_TCH(0x8) | \
  253. FTIM2_GPCM_TWP(0x1f))
  254. #define CONFIG_SYS_CS2_FTIM3 0x0
  255. #if defined(CONFIG_RAMBOOT_SPIFLASH)
  256. #define CONFIG_SYS_RAMBOOT
  257. #define CONFIG_SYS_EXTRA_ENV_RELOC
  258. #endif
  259. #define CONFIG_BOARD_EARLY_INIT_R
  260. #define CONFIG_SYS_INIT_RAM_LOCK
  261. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
  262. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  263. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  264. - GENERATED_GBL_DATA_SIZE)
  265. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  266. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  267. #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
  268. /*
  269. * Config the L2 Cache as L2 SRAM
  270. */
  271. #if defined(CONFIG_SPL_BUILD)
  272. #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
  273. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  274. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  275. #define CONFIG_SYS_L2_SIZE (256 << 10)
  276. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  277. #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
  278. #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
  279. #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
  280. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
  281. #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
  282. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
  283. #elif defined(CONFIG_NAND)
  284. #ifdef CONFIG_TPL_BUILD
  285. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  286. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  287. #define CONFIG_SYS_L2_SIZE (256 << 10)
  288. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  289. #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
  290. #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
  291. #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
  292. #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
  293. #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
  294. #else
  295. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  296. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  297. #define CONFIG_SYS_L2_SIZE (256 << 10)
  298. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  299. #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
  300. #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  301. #endif
  302. #endif
  303. #endif
  304. /* Serial Port */
  305. #define CONFIG_CONS_INDEX 1
  306. #define CONFIG_SYS_NS16550_SERIAL
  307. #define CONFIG_SYS_NS16550_REG_SIZE 1
  308. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  309. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
  310. #define CONFIG_NS16550_MIN_FUNCTIONS
  311. #endif
  312. #define CONFIG_SYS_BAUDRATE_TABLE \
  313. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  314. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  315. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  316. #define CONFIG_SYS_I2C
  317. #define CONFIG_SYS_I2C_FSL
  318. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  319. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  320. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  321. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  322. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  323. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
  324. /* I2C EEPROM */
  325. /* enable read and write access to EEPROM */
  326. #define CONFIG_CMD_EEPROM
  327. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  328. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  329. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  330. /* eSPI - Enhanced SPI */
  331. #define CONFIG_SF_DEFAULT_SPEED 10000000
  332. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  333. #ifdef CONFIG_TSEC_ENET
  334. #define CONFIG_MII /* MII PHY management */
  335. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  336. #define CONFIG_TSEC1 1
  337. #define CONFIG_TSEC1_NAME "eTSEC1"
  338. #define CONFIG_TSEC2 1
  339. #define CONFIG_TSEC2_NAME "eTSEC2"
  340. /* Default mode is RGMII mode */
  341. #define TSEC1_PHY_ADDR 0
  342. #define TSEC2_PHY_ADDR 2
  343. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  344. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  345. #define CONFIG_ETHPRIME "eTSEC1"
  346. #define CONFIG_PHY_GIGE
  347. #endif /* CONFIG_TSEC_ENET */
  348. /*
  349. * Environment
  350. */
  351. #if defined(CONFIG_SYS_RAMBOOT)
  352. #if defined(CONFIG_RAMBOOT_SPIFLASH)
  353. #define CONFIG_ENV_IS_IN_SPI_FLASH
  354. #define CONFIG_ENV_SPI_BUS 0
  355. #define CONFIG_ENV_SPI_CS 0
  356. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  357. #define CONFIG_ENV_SPI_MODE 0
  358. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  359. #define CONFIG_ENV_SECT_SIZE 0x10000
  360. #define CONFIG_ENV_SIZE 0x2000
  361. #endif
  362. #elif defined(CONFIG_NAND)
  363. #define CONFIG_ENV_IS_IN_NAND
  364. #ifdef CONFIG_TPL_BUILD
  365. #define CONFIG_ENV_SIZE 0x2000
  366. #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
  367. #else
  368. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  369. #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
  370. #endif
  371. #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
  372. #else
  373. #define CONFIG_ENV_IS_IN_FLASH
  374. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  375. #define CONFIG_ENV_SIZE 0x2000
  376. #define CONFIG_ENV_SECT_SIZE 0x20000
  377. #endif
  378. #define CONFIG_LOADS_ECHO
  379. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  380. /*
  381. * Command line configuration.
  382. */
  383. #define CONFIG_CMD_ERRATA
  384. #define CONFIG_CMD_IRQ
  385. #define CONFIG_CMD_REGINFO
  386. /* Hash command with SHA acceleration supported in hardware */
  387. #ifdef CONFIG_FSL_CAAM
  388. #define CONFIG_CMD_HASH
  389. #define CONFIG_SHA_HW_ACCEL
  390. #endif
  391. /*
  392. * Miscellaneous configurable options
  393. */
  394. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  395. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  396. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  397. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  398. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  399. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  400. /* Print Buffer Size */
  401. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  402. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  403. /*
  404. * For booting Linux, the board info and command line data
  405. * have to be in the first 64 MB of memory, since this is
  406. * the maximum mapped by the Linux kernel during initialization.
  407. */
  408. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  409. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  410. /*
  411. * Environment Configuration
  412. */
  413. #ifdef CONFIG_TSEC_ENET
  414. #define CONFIG_HAS_ETH0
  415. #define CONFIG_HAS_ETH1
  416. #endif
  417. #define CONFIG_ROOTPATH "/opt/nfsroot"
  418. #define CONFIG_BOOTFILE "uImage"
  419. #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
  420. /* default location for tftp and bootm */
  421. #define CONFIG_LOADADDR 1000000
  422. #define CONFIG_BAUDRATE 115200
  423. #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
  424. #define CONFIG_EXTRA_ENV_SETTINGS \
  425. "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
  426. "netdev=eth0\0" \
  427. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  428. "loadaddr=1000000\0" \
  429. "consoledev=ttyS0\0" \
  430. "ramdiskaddr=2000000\0" \
  431. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  432. "fdtaddr=1e00000\0" \
  433. "fdtfile=name/of/device-tree.dtb\0" \
  434. "othbootargs=ramdisk_size=600000\0" \
  435. #define CONFIG_RAMBOOTCOMMAND \
  436. "setenv bootargs root=/dev/ram rw " \
  437. "console=$consoledev,$baudrate $othbootargs; " \
  438. "tftp $ramdiskaddr $ramdiskfile;" \
  439. "tftp $loadaddr $bootfile;" \
  440. "tftp $fdtaddr $fdtfile;" \
  441. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  442. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  443. #include <asm/fsl_secure_boot.h>
  444. #endif /* __CONFIG_H */