BSC9131RDB.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * BSC9131 RDB board configuration file
  8. */
  9. #ifndef __CONFIG_H
  10. #define __CONFIG_H
  11. #define CONFIG_NAND_FSL_IFC
  12. #ifdef CONFIG_SPIFLASH
  13. #define CONFIG_RAMBOOT_SPIFLASH
  14. #define CONFIG_SYS_RAMBOOT
  15. #define CONFIG_SYS_EXTRA_ENV_RELOC
  16. #define CONFIG_SYS_TEXT_BASE 0x11000000
  17. #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
  18. #endif
  19. #ifdef CONFIG_NAND
  20. #define CONFIG_SPL_INIT_MINIMAL
  21. #define CONFIG_SPL_NAND_BOOT
  22. #define CONFIG_SPL_FLUSH_IMAGE
  23. #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
  24. #define CONFIG_SYS_TEXT_BASE 0x00201000
  25. #define CONFIG_SPL_TEXT_BASE 0xFFFFE000
  26. #define CONFIG_SPL_MAX_SIZE 8192
  27. #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
  28. #define CONFIG_SPL_RELOC_STACK 0x00100000
  29. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
  30. #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
  31. #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
  32. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
  33. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
  34. #endif
  35. #ifdef CONFIG_SPL_BUILD
  36. #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
  37. #else
  38. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  39. #endif
  40. /* High Level Configuration Options */
  41. #define CONFIG_FSL_IFC /* Enable IFC Support */
  42. #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
  43. #define CONFIG_TSEC_ENET
  44. #define CONFIG_ENV_OVERWRITE
  45. #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
  46. #if defined(CONFIG_SYS_CLK_100)
  47. #define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
  48. #else
  49. #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
  50. #endif
  51. #define CONFIG_HWCONFIG
  52. /*
  53. * These can be toggled for performance analysis, otherwise use default.
  54. */
  55. #define CONFIG_L2_CACHE /* toggle L2 cache */
  56. #define CONFIG_BTB /* enable branch predition */
  57. #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
  58. #define CONFIG_SYS_MEMTEST_END 0x01ffffff
  59. /* DDR Setup */
  60. #undef CONFIG_SYS_DDR_RAW_TIMING
  61. #undef CONFIG_DDR_SPD
  62. #define CONFIG_SYS_SPD_BUS_NUM 0
  63. #define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
  64. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  65. #ifndef __ASSEMBLY__
  66. extern unsigned long get_sdram_size(void);
  67. #endif
  68. #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
  69. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  70. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  71. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  72. #define CONFIG_CHIP_SELECTS_PER_CTRL 1
  73. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
  74. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
  75. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  76. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  77. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  78. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  79. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  80. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
  81. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  82. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  83. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  84. #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
  85. #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
  86. #define CONFIG_SYS_DDR_TIMING_4 0x00000001
  87. #define CONFIG_SYS_DDR_TIMING_5 0x02401400
  88. #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
  89. #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
  90. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
  91. #define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
  92. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
  93. #define CONFIG_SYS_DDR_MODE_1_800 0x00441420
  94. #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
  95. #define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
  96. #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
  97. /*
  98. * Base addresses -- Note these are effective addresses where the
  99. * actual resources get mapped (not physical addresses)
  100. */
  101. /* relocated CCSRBAR */
  102. #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
  103. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
  104. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
  105. /* CONFIG_SYS_IMMR */
  106. /* DSP CCSRBAR */
  107. #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
  108. #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
  109. /*
  110. * Memory map
  111. *
  112. * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
  113. * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
  114. * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
  115. * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
  116. * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
  117. * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
  118. * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
  119. * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
  120. * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
  121. * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
  122. *
  123. */
  124. /*
  125. * IFC Definitions
  126. */
  127. #define CONFIG_SYS_NO_FLASH
  128. /* NAND Flash on IFC */
  129. #define CONFIG_SYS_NAND_BASE 0xff800000
  130. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  131. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  132. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
  133. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  134. | CSPR_V)
  135. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  136. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  137. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  138. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  139. | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
  140. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  141. | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
  142. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  143. /* NAND Flash Timing Params */
  144. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
  145. | FTIM0_NAND_TWP(0x05) \
  146. | FTIM0_NAND_TWCHT(0x02) \
  147. | FTIM0_NAND_TWH(0x04))
  148. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
  149. | FTIM1_NAND_TWBE(0x1E) \
  150. | FTIM1_NAND_TRR(0x07) \
  151. | FTIM1_NAND_TRP(0x05))
  152. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
  153. | FTIM2_NAND_TREH(0x04) \
  154. | FTIM2_NAND_TWHRE(0x11))
  155. #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
  156. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  157. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  158. #define CONFIG_CMD_NAND
  159. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  160. #define CONFIG_SYS_NAND_DDR_LAW 11
  161. /* Set up IFC registers for boot location NAND */
  162. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  163. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  164. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  165. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  166. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  167. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  168. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  169. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  170. #define CONFIG_SYS_INIT_RAM_LOCK
  171. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
  172. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
  173. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  174. - GENERATED_GBL_DATA_SIZE)
  175. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  176. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  177. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
  178. /* Serial Port */
  179. #define CONFIG_CONS_INDEX 1
  180. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  181. #define CONFIG_SYS_NS16550_SERIAL
  182. #define CONFIG_SYS_NS16550_REG_SIZE 1
  183. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  184. #ifdef CONFIG_SPL_BUILD
  185. #define CONFIG_NS16550_MIN_FUNCTIONS
  186. #endif
  187. #define CONFIG_SYS_BAUDRATE_TABLE \
  188. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  189. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  190. #define CONFIG_SYS_I2C
  191. #define CONFIG_SYS_I2C_FSL
  192. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  193. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  194. #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
  195. /* I2C EEPROM */
  196. #define CONFIG_CMD_EEPROM
  197. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  198. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  199. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  200. /* eSPI - Enhanced SPI */
  201. #ifdef CONFIG_FSL_ESPI
  202. #define CONFIG_SF_DEFAULT_SPEED 10000000
  203. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  204. #endif
  205. #if defined(CONFIG_TSEC_ENET)
  206. #define CONFIG_MII /* MII PHY management */
  207. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  208. #define CONFIG_TSEC1 1
  209. #define CONFIG_TSEC1_NAME "eTSEC1"
  210. #define CONFIG_TSEC2 1
  211. #define CONFIG_TSEC2_NAME "eTSEC2"
  212. #define TSEC1_PHY_ADDR 0
  213. #define TSEC2_PHY_ADDR 3
  214. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  215. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  216. #define TSEC1_PHYIDX 0
  217. #define TSEC2_PHYIDX 0
  218. #define CONFIG_ETHPRIME "eTSEC1"
  219. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  220. #endif /* CONFIG_TSEC_ENET */
  221. /*
  222. * Environment
  223. */
  224. #if defined(CONFIG_RAMBOOT_SPIFLASH)
  225. #define CONFIG_ENV_IS_IN_SPI_FLASH
  226. #define CONFIG_ENV_SPI_BUS 0
  227. #define CONFIG_ENV_SPI_CS 0
  228. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  229. #define CONFIG_ENV_SPI_MODE 0
  230. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  231. #define CONFIG_ENV_SECT_SIZE 0x10000
  232. #define CONFIG_ENV_SIZE 0x2000
  233. #elif defined(CONFIG_NAND)
  234. #define CONFIG_ENV_IS_IN_NAND
  235. #define CONFIG_SYS_EXTRA_ENV_RELOC
  236. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  237. #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  238. #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
  239. #elif defined(CONFIG_SYS_RAMBOOT)
  240. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  241. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  242. #define CONFIG_ENV_SIZE 0x2000
  243. #endif
  244. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  245. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  246. /*
  247. * Command line configuration.
  248. */
  249. #define CONFIG_CMD_ERRATA
  250. #define CONFIG_CMD_IRQ
  251. #define CONFIG_DOS_PARTITION
  252. #define CONFIG_CMD_REGINFO
  253. /*
  254. * Miscellaneous configurable options
  255. */
  256. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  257. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  258. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  259. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  260. #if defined(CONFIG_CMD_KGDB)
  261. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  262. #else
  263. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  264. #endif
  265. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  266. /* Print Buffer Size */
  267. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  268. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  269. /*
  270. * For booting Linux, the board info and command line data
  271. * have to be in the first 64 MB of memory, since this is
  272. * the maximum mapped by the Linux kernel during initialization.
  273. */
  274. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  275. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  276. #if defined(CONFIG_CMD_KGDB)
  277. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  278. #endif
  279. /* Hash command with SHA acceleration supported in hardware */
  280. #ifdef CONFIG_FSL_CAAM
  281. #define CONFIG_CMD_HASH
  282. #define CONFIG_SHA_HW_ACCEL
  283. #endif
  284. #define CONFIG_USB_EHCI
  285. #ifdef CONFIG_USB_EHCI
  286. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  287. #define CONFIG_USB_EHCI_FSL
  288. #define CONFIG_HAS_FSL_DR_USB
  289. #endif
  290. /*
  291. * Dynamic MTD Partition support with mtdparts
  292. */
  293. #define CONFIG_MTD_DEVICE
  294. #define CONFIG_MTD_PARTITIONS
  295. #define CONFIG_CMD_MTDPARTS
  296. #define MTDIDS_DEFAULT "nand0=ff800000.flash,"
  297. #define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \
  298. "8m(kernel),512k(dtb),-(fs)"
  299. /*
  300. * Environment Configuration
  301. */
  302. #if defined(CONFIG_TSEC_ENET)
  303. #define CONFIG_HAS_ETH0
  304. #endif
  305. #define CONFIG_HOSTNAME BSC9131rdb
  306. #define CONFIG_ROOTPATH "/opt/nfsroot"
  307. #define CONFIG_BOOTFILE "uImage"
  308. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
  309. #define CONFIG_BAUDRATE 115200
  310. #define CONFIG_EXTRA_ENV_SETTINGS \
  311. "netdev=eth0\0" \
  312. "uboot=" CONFIG_UBOOTPATH "\0" \
  313. "loadaddr=1000000\0" \
  314. "bootfile=uImage\0" \
  315. "consoledev=ttyS0\0" \
  316. "ramdiskaddr=2000000\0" \
  317. "ramdiskfile=rootfs.ext2.gz.uboot\0" \
  318. "fdtaddr=1e00000\0" \
  319. "fdtfile=bsc9131rdb.dtb\0" \
  320. "bdev=sda1\0" \
  321. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
  322. "bootm_size=0x37000000\0" \
  323. "othbootargs=ramdisk_size=600000 " \
  324. "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
  325. "usbext2boot=setenv bootargs root=/dev/ram rw " \
  326. "console=$consoledev,$baudrate $othbootargs; " \
  327. "usb start;" \
  328. "ext2load usb 0:4 $loadaddr $bootfile;" \
  329. "ext2load usb 0:4 $fdtaddr $fdtfile;" \
  330. "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
  331. "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
  332. #define CONFIG_RAMBOOTCOMMAND \
  333. "setenv bootargs root=/dev/ram rw " \
  334. "console=$consoledev,$baudrate $othbootargs; " \
  335. "tftp $ramdiskaddr $ramdiskfile;" \
  336. "tftp $loadaddr $bootfile;" \
  337. "tftp $fdtaddr $fdtfile;" \
  338. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  339. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  340. #endif /* __CONFIG_H */