tlb.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Copyright 2008 Extreme Engineering Solutions, Inc.
  3. * Copyright 2008 Freescale Semiconductor, Inc.
  4. *
  5. * (C) Copyright 2000
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/mmu.h>
  12. struct fsl_e_tlb_entry tlb_table[] = {
  13. /* TLB 0 - for temp stack in cache */
  14. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  15. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  16. 0, 0, BOOKE_PAGESZ_4K, 0),
  17. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  18. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  19. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  22. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  26. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  27. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  28. 0, 0, BOOKE_PAGESZ_4K, 0),
  29. /* W**G* - NOR flashes */
  30. /* This will be changed to *I*G* after relocation to RAM. */
  31. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE2, CONFIG_SYS_FLASH_BASE2,
  32. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  33. 0, 0, BOOKE_PAGESZ_256M, 1),
  34. /* *I*G* - CCSRBAR */
  35. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  36. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  37. 0, 1, BOOKE_PAGESZ_1M, 1),
  38. /* *I*G* - NAND flash */
  39. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE,
  40. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  41. 0, 2, BOOKE_PAGESZ_1M, 1),
  42. /* **M** - Boot page for secondary processors */
  43. SET_TLB_ENTRY(1, CONFIG_BPTR_VIRT_ADDR, CONFIG_BPTR_VIRT_ADDR,
  44. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
  45. 0, 3, BOOKE_PAGESZ_4K, 1),
  46. #ifdef CONFIG_PCIE1
  47. /* *I*G* - PCIe */
  48. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_PHYS, CONFIG_SYS_PCIE1_MEM_PHYS,
  49. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  50. 0, 4, BOOKE_PAGESZ_1G, 1),
  51. #endif
  52. #ifdef CONFIG_PCIE2
  53. /* *I*G* - PCIe */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_PHYS, CONFIG_SYS_PCIE2_MEM_PHYS,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 5, BOOKE_PAGESZ_256M, 1),
  57. #endif
  58. #ifdef CONFIG_PCIE3
  59. /* *I*G* - PCIe */
  60. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_PHYS, CONFIG_SYS_PCIE3_MEM_PHYS,
  61. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  62. 0, 6, BOOKE_PAGESZ_256M, 1),
  63. #endif
  64. #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || defined(CONFIG_PCIE3)
  65. /* *I*G* - PCIe */
  66. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_PHYS, CONFIG_SYS_PCIE1_IO_PHYS,
  67. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  68. 0, 7, BOOKE_PAGESZ_64M, 1),
  69. #endif
  70. };
  71. int num_tlb_entries = ARRAY_SIZE(tlb_table);