wandboard.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2014 O.S. Systems Software LTDA.
  4. *
  5. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/crm_regs.h>
  11. #include <asm/arch/iomux.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/mx6-pins.h>
  14. #include <asm/arch/mxc_hdmi.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <asm/gpio.h>
  17. #include <asm/imx-common/iomux-v3.h>
  18. #include <asm/imx-common/mxc_i2c.h>
  19. #include <asm/imx-common/boot_mode.h>
  20. #include <asm/imx-common/video.h>
  21. #include <asm/imx-common/sata.h>
  22. #include <asm/io.h>
  23. #include <linux/sizes.h>
  24. #include <common.h>
  25. #include <fsl_esdhc.h>
  26. #include <mmc.h>
  27. #include <miiphy.h>
  28. #include <netdev.h>
  29. #include <phy.h>
  30. #include <input.h>
  31. #include <i2c.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  34. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  35. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  36. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  37. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  38. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  39. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  40. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  41. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  42. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  43. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  44. #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2)
  45. #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
  46. #define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
  47. #define REV_DETECTION IMX_GPIO_NR(2, 28)
  48. int dram_init(void)
  49. {
  50. gd->ram_size = imx_ddr_size();
  51. return 0;
  52. }
  53. static iomux_v3_cfg_t const uart1_pads[] = {
  54. IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
  55. IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
  56. };
  57. static iomux_v3_cfg_t const usdhc1_pads[] = {
  58. IOMUX_PADS(PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  59. IOMUX_PADS(PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  60. IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  61. IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  62. IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  63. IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  64. /* Carrier MicroSD Card Detect */
  65. IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  66. };
  67. static iomux_v3_cfg_t const usdhc3_pads[] = {
  68. IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  69. IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  70. IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  71. IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  72. IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  73. IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
  74. /* SOM MicroSD Card Detect */
  75. IOMUX_PADS(PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  76. };
  77. static iomux_v3_cfg_t const enet_pads[] = {
  78. IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  79. IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  80. IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  81. IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  82. IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  83. IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  84. IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  85. IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  86. IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  87. IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  88. IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  89. IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  90. IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  91. IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  92. IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
  93. /* AR8031 PHY Reset */
  94. IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  95. };
  96. static iomux_v3_cfg_t const rev_detection_pad[] = {
  97. IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
  98. };
  99. static void setup_iomux_uart(void)
  100. {
  101. SETUP_IOMUX_PADS(uart1_pads);
  102. }
  103. static void setup_iomux_enet(void)
  104. {
  105. SETUP_IOMUX_PADS(enet_pads);
  106. /* Reset AR8031 PHY */
  107. gpio_direction_output(ETH_PHY_RESET, 0);
  108. mdelay(10);
  109. gpio_set_value(ETH_PHY_RESET, 1);
  110. udelay(100);
  111. }
  112. static struct fsl_esdhc_cfg usdhc_cfg[2] = {
  113. {USDHC3_BASE_ADDR},
  114. {USDHC1_BASE_ADDR},
  115. };
  116. int board_mmc_getcd(struct mmc *mmc)
  117. {
  118. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  119. int ret = 0;
  120. switch (cfg->esdhc_base) {
  121. case USDHC1_BASE_ADDR:
  122. ret = !gpio_get_value(USDHC1_CD_GPIO);
  123. break;
  124. case USDHC3_BASE_ADDR:
  125. ret = !gpio_get_value(USDHC3_CD_GPIO);
  126. break;
  127. }
  128. return ret;
  129. }
  130. int board_mmc_init(bd_t *bis)
  131. {
  132. int ret;
  133. u32 index = 0;
  134. /*
  135. * Following map is done:
  136. * (U-Boot device node) (Physical Port)
  137. * mmc0 SOM MicroSD
  138. * mmc1 Carrier board MicroSD
  139. */
  140. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  141. switch (index) {
  142. case 0:
  143. SETUP_IOMUX_PADS(usdhc3_pads);
  144. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  145. usdhc_cfg[0].max_bus_width = 4;
  146. gpio_direction_input(USDHC3_CD_GPIO);
  147. break;
  148. case 1:
  149. SETUP_IOMUX_PADS(usdhc1_pads);
  150. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  151. usdhc_cfg[1].max_bus_width = 4;
  152. gpio_direction_input(USDHC1_CD_GPIO);
  153. break;
  154. default:
  155. printf("Warning: you configured more USDHC controllers"
  156. "(%d) then supported by the board (%d)\n",
  157. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  158. return -EINVAL;
  159. }
  160. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  161. if (ret)
  162. return ret;
  163. }
  164. return 0;
  165. }
  166. static int ar8031_phy_fixup(struct phy_device *phydev)
  167. {
  168. unsigned short val;
  169. /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
  170. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  171. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  172. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  173. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  174. val &= 0xffe3;
  175. val |= 0x18;
  176. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  177. /* introduce tx clock delay */
  178. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  179. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  180. val |= 0x0100;
  181. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  182. return 0;
  183. }
  184. int board_phy_config(struct phy_device *phydev)
  185. {
  186. ar8031_phy_fixup(phydev);
  187. if (phydev->drv->config)
  188. phydev->drv->config(phydev);
  189. return 0;
  190. }
  191. #if defined(CONFIG_VIDEO_IPUV3)
  192. struct i2c_pads_info mx6q_i2c2_pad_info = {
  193. .scl = {
  194. .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
  195. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  196. .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
  197. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  198. .gp = IMX_GPIO_NR(4, 12)
  199. },
  200. .sda = {
  201. .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
  202. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  203. .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
  204. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  205. .gp = IMX_GPIO_NR(4, 13)
  206. }
  207. };
  208. struct i2c_pads_info mx6dl_i2c2_pad_info = {
  209. .scl = {
  210. .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL
  211. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  212. .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12
  213. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  214. .gp = IMX_GPIO_NR(4, 12)
  215. },
  216. .sda = {
  217. .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA
  218. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  219. .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13
  220. | MUX_PAD_CTRL(I2C_PAD_CTRL),
  221. .gp = IMX_GPIO_NR(4, 13)
  222. }
  223. };
  224. static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
  225. IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
  226. IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */
  227. IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */
  228. IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */
  229. IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */
  230. IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
  231. IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
  232. IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
  233. IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
  234. IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
  235. IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
  236. IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
  237. IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
  238. IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
  239. IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
  240. IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
  241. IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
  242. IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
  243. IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
  244. IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
  245. IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
  246. IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
  247. IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
  248. IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */
  249. IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */
  250. };
  251. static void do_enable_hdmi(struct display_info_t const *dev)
  252. {
  253. imx_enable_hdmi_phy();
  254. }
  255. static int detect_i2c(struct display_info_t const *dev)
  256. {
  257. return (0 == i2c_set_bus_num(dev->bus)) &&
  258. (0 == i2c_probe(dev->addr));
  259. }
  260. static void enable_fwadapt_7wvga(struct display_info_t const *dev)
  261. {
  262. SETUP_IOMUX_PADS(fwadapt_7wvga_pads);
  263. gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
  264. gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
  265. }
  266. struct display_info_t const displays[] = {{
  267. .bus = -1,
  268. .addr = 0,
  269. .pixfmt = IPU_PIX_FMT_RGB24,
  270. .detect = detect_hdmi,
  271. .enable = do_enable_hdmi,
  272. .mode = {
  273. .name = "HDMI",
  274. .refresh = 60,
  275. .xres = 1024,
  276. .yres = 768,
  277. .pixclock = 15385,
  278. .left_margin = 220,
  279. .right_margin = 40,
  280. .upper_margin = 21,
  281. .lower_margin = 7,
  282. .hsync_len = 60,
  283. .vsync_len = 10,
  284. .sync = FB_SYNC_EXT,
  285. .vmode = FB_VMODE_NONINTERLACED
  286. } }, {
  287. .bus = 1,
  288. .addr = 0x10,
  289. .pixfmt = IPU_PIX_FMT_RGB666,
  290. .detect = detect_i2c,
  291. .enable = enable_fwadapt_7wvga,
  292. .mode = {
  293. .name = "FWBADAPT-LCD-F07A-0102",
  294. .refresh = 60,
  295. .xres = 800,
  296. .yres = 480,
  297. .pixclock = 33260,
  298. .left_margin = 128,
  299. .right_margin = 128,
  300. .upper_margin = 22,
  301. .lower_margin = 22,
  302. .hsync_len = 1,
  303. .vsync_len = 1,
  304. .sync = 0,
  305. .vmode = FB_VMODE_NONINTERLACED
  306. } } };
  307. size_t display_count = ARRAY_SIZE(displays);
  308. static void setup_display(void)
  309. {
  310. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  311. int reg;
  312. enable_ipu_clock();
  313. imx_setup_hdmi();
  314. reg = readl(&mxc_ccm->chsccdr);
  315. reg |= (CHSCCDR_CLK_SEL_LDB_DI0
  316. << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
  317. writel(reg, &mxc_ccm->chsccdr);
  318. /* Disable LCD backlight */
  319. SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20);
  320. gpio_direction_input(IMX_GPIO_NR(4, 20));
  321. }
  322. #endif /* CONFIG_VIDEO_IPUV3 */
  323. int board_eth_init(bd_t *bis)
  324. {
  325. setup_iomux_enet();
  326. return cpu_eth_init(bis);
  327. }
  328. int board_early_init_f(void)
  329. {
  330. setup_iomux_uart();
  331. #if defined(CONFIG_VIDEO_IPUV3)
  332. setup_display();
  333. #endif
  334. #ifdef CONFIG_CMD_SATA
  335. /* Only mx6q wandboard has SATA */
  336. if (is_cpu_type(MXC_CPU_MX6Q))
  337. setup_sata();
  338. #endif
  339. return 0;
  340. }
  341. /*
  342. * Do not overwrite the console
  343. * Use always serial for U-Boot console
  344. */
  345. int overwrite_console(void)
  346. {
  347. return 1;
  348. }
  349. #ifdef CONFIG_CMD_BMODE
  350. static const struct boot_mode board_boot_modes[] = {
  351. /* 4 bit bus width */
  352. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  353. {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
  354. {NULL, 0},
  355. };
  356. #endif
  357. static bool is_revc1(void)
  358. {
  359. SETUP_IOMUX_PADS(rev_detection_pad);
  360. gpio_direction_input(REV_DETECTION);
  361. if (gpio_get_value(REV_DETECTION))
  362. return true;
  363. else
  364. return false;
  365. }
  366. int board_late_init(void)
  367. {
  368. #ifdef CONFIG_CMD_BMODE
  369. add_board_boot_modes(board_boot_modes);
  370. #endif
  371. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  372. if (is_mx6dq())
  373. setenv("board_rev", "MX6Q");
  374. else
  375. setenv("board_rev", "MX6DL");
  376. if (is_revc1())
  377. setenv("board_name", "C1");
  378. else
  379. setenv("board_name", "B1");
  380. #endif
  381. return 0;
  382. }
  383. int board_init(void)
  384. {
  385. /* address of boot parameters */
  386. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  387. #if defined(CONFIG_VIDEO_IPUV3)
  388. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
  389. if (is_mx6dq())
  390. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info);
  391. else
  392. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
  393. #endif
  394. return 0;
  395. }
  396. int checkboard(void)
  397. {
  398. if (is_revc1())
  399. puts("Board: Wandboard rev C1\n");
  400. else
  401. puts("Board: Wandboard rev B1\n");
  402. return 0;
  403. }