spl.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * Copyright (C) 2014 Wandboard
  3. * Author: Tungyi Lin <tungyilin1127@gmail.com>
  4. * Richard Hu <hakahu@gmail.com>
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <asm/arch/clock.h>
  8. #include <asm/arch/imx-regs.h>
  9. #include <asm/arch/iomux.h>
  10. #include <asm/arch/mx6-pins.h>
  11. #include <linux/errno.h>
  12. #include <asm/gpio.h>
  13. #include <asm/imx-common/iomux-v3.h>
  14. #include <asm/imx-common/video.h>
  15. #include <mmc.h>
  16. #include <fsl_esdhc.h>
  17. #include <asm/arch/crm_regs.h>
  18. #include <asm/io.h>
  19. #include <asm/arch/sys_proto.h>
  20. #include <spl.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. #if defined(CONFIG_SPL_BUILD)
  23. #include <asm/arch/mx6-ddr.h>
  24. /*
  25. * Driving strength:
  26. * 0x30 == 40 Ohm
  27. * 0x28 == 48 Ohm
  28. */
  29. #define IMX6DQ_DRIVE_STRENGTH 0x30
  30. #define IMX6SDL_DRIVE_STRENGTH 0x28
  31. /* configure MX6Q/DUAL mmdc DDR io registers */
  32. static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
  33. .dram_sdclk_0 = IMX6DQ_DRIVE_STRENGTH,
  34. .dram_sdclk_1 = IMX6DQ_DRIVE_STRENGTH,
  35. .dram_cas = IMX6DQ_DRIVE_STRENGTH,
  36. .dram_ras = IMX6DQ_DRIVE_STRENGTH,
  37. .dram_reset = IMX6DQ_DRIVE_STRENGTH,
  38. .dram_sdcke0 = IMX6DQ_DRIVE_STRENGTH,
  39. .dram_sdcke1 = IMX6DQ_DRIVE_STRENGTH,
  40. .dram_sdba2 = 0x00000000,
  41. .dram_sdodt0 = IMX6DQ_DRIVE_STRENGTH,
  42. .dram_sdodt1 = IMX6DQ_DRIVE_STRENGTH,
  43. .dram_sdqs0 = IMX6DQ_DRIVE_STRENGTH,
  44. .dram_sdqs1 = IMX6DQ_DRIVE_STRENGTH,
  45. .dram_sdqs2 = IMX6DQ_DRIVE_STRENGTH,
  46. .dram_sdqs3 = IMX6DQ_DRIVE_STRENGTH,
  47. .dram_sdqs4 = IMX6DQ_DRIVE_STRENGTH,
  48. .dram_sdqs5 = IMX6DQ_DRIVE_STRENGTH,
  49. .dram_sdqs6 = IMX6DQ_DRIVE_STRENGTH,
  50. .dram_sdqs7 = IMX6DQ_DRIVE_STRENGTH,
  51. .dram_dqm0 = IMX6DQ_DRIVE_STRENGTH,
  52. .dram_dqm1 = IMX6DQ_DRIVE_STRENGTH,
  53. .dram_dqm2 = IMX6DQ_DRIVE_STRENGTH,
  54. .dram_dqm3 = IMX6DQ_DRIVE_STRENGTH,
  55. .dram_dqm4 = IMX6DQ_DRIVE_STRENGTH,
  56. .dram_dqm5 = IMX6DQ_DRIVE_STRENGTH,
  57. .dram_dqm6 = IMX6DQ_DRIVE_STRENGTH,
  58. .dram_dqm7 = IMX6DQ_DRIVE_STRENGTH,
  59. };
  60. /* configure MX6Q/DUAL mmdc GRP io registers */
  61. static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
  62. .grp_ddr_type = 0x000c0000,
  63. .grp_ddrmode_ctl = 0x00020000,
  64. .grp_ddrpke = 0x00000000,
  65. .grp_addds = IMX6DQ_DRIVE_STRENGTH,
  66. .grp_ctlds = IMX6DQ_DRIVE_STRENGTH,
  67. .grp_ddrmode = 0x00020000,
  68. .grp_b0ds = IMX6DQ_DRIVE_STRENGTH,
  69. .grp_b1ds = IMX6DQ_DRIVE_STRENGTH,
  70. .grp_b2ds = IMX6DQ_DRIVE_STRENGTH,
  71. .grp_b3ds = IMX6DQ_DRIVE_STRENGTH,
  72. .grp_b4ds = IMX6DQ_DRIVE_STRENGTH,
  73. .grp_b5ds = IMX6DQ_DRIVE_STRENGTH,
  74. .grp_b6ds = IMX6DQ_DRIVE_STRENGTH,
  75. .grp_b7ds = IMX6DQ_DRIVE_STRENGTH,
  76. };
  77. /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
  78. struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
  79. .dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
  80. .dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
  81. .dram_cas = IMX6SDL_DRIVE_STRENGTH,
  82. .dram_ras = IMX6SDL_DRIVE_STRENGTH,
  83. .dram_reset = IMX6SDL_DRIVE_STRENGTH,
  84. .dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
  85. .dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
  86. .dram_sdba2 = 0x00000000,
  87. .dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
  88. .dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
  89. .dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
  90. .dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
  91. .dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
  92. .dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
  93. .dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
  94. .dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
  95. .dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
  96. .dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
  97. .dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
  98. .dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
  99. .dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
  100. .dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
  101. .dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
  102. .dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
  103. .dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
  104. .dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
  105. };
  106. /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
  107. struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
  108. .grp_ddr_type = 0x000c0000,
  109. .grp_ddrmode_ctl = 0x00020000,
  110. .grp_ddrpke = 0x00000000,
  111. .grp_addds = IMX6SDL_DRIVE_STRENGTH,
  112. .grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
  113. .grp_ddrmode = 0x00020000,
  114. .grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
  115. .grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
  116. .grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
  117. .grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
  118. .grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
  119. .grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
  120. .grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
  121. .grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
  122. };
  123. /* H5T04G63AFR-PB */
  124. static struct mx6_ddr3_cfg h5t04g63afr = {
  125. .mem_speed = 1600,
  126. .density = 4,
  127. .width = 16,
  128. .banks = 8,
  129. .rowaddr = 15,
  130. .coladdr = 10,
  131. .pagesz = 2,
  132. .trcd = 1375,
  133. .trcmin = 4875,
  134. .trasmin = 3500,
  135. };
  136. /* H5TQ2G63DFR-H9 */
  137. static struct mx6_ddr3_cfg h5tq2g63dfr = {
  138. .mem_speed = 1333,
  139. .density = 2,
  140. .width = 16,
  141. .banks = 8,
  142. .rowaddr = 14,
  143. .coladdr = 10,
  144. .pagesz = 2,
  145. .trcd = 1350,
  146. .trcmin = 4950,
  147. .trasmin = 3600,
  148. };
  149. static struct mx6_mmdc_calibration mx6q_2g_mmdc_calib = {
  150. .p0_mpwldectrl0 = 0x001f001f,
  151. .p0_mpwldectrl1 = 0x001f001f,
  152. .p1_mpwldectrl0 = 0x001f001f,
  153. .p1_mpwldectrl1 = 0x001f001f,
  154. .p0_mpdgctrl0 = 0x4301030d,
  155. .p0_mpdgctrl1 = 0x03020277,
  156. .p1_mpdgctrl0 = 0x4300030a,
  157. .p1_mpdgctrl1 = 0x02780248,
  158. .p0_mprddlctl = 0x4536393b,
  159. .p1_mprddlctl = 0x36353441,
  160. .p0_mpwrdlctl = 0x41414743,
  161. .p1_mpwrdlctl = 0x462f453f,
  162. };
  163. /* DDR 64bit 2GB */
  164. static struct mx6_ddr_sysinfo mem_q = {
  165. .dsize = 2,
  166. .cs1_mirror = 0,
  167. /* config for full 4GB range so that get_mem_size() works */
  168. .cs_density = 32,
  169. .ncs = 1,
  170. .bi_on = 1,
  171. .rtt_nom = 1,
  172. .rtt_wr = 0,
  173. .ralat = 5,
  174. .walat = 0,
  175. .mif3_mode = 3,
  176. .rst_to_cke = 0x23,
  177. .sde_to_rst = 0x10,
  178. .refsel = 1, /* Refresh cycles at 32KHz */
  179. .refr = 3, /* 4 refresh commands per refresh cycle */
  180. };
  181. static struct mx6_mmdc_calibration mx6dl_1g_mmdc_calib = {
  182. .p0_mpwldectrl0 = 0x001f001f,
  183. .p0_mpwldectrl1 = 0x001f001f,
  184. .p1_mpwldectrl0 = 0x001f001f,
  185. .p1_mpwldectrl1 = 0x001f001f,
  186. .p0_mpdgctrl0 = 0x420e020e,
  187. .p0_mpdgctrl1 = 0x02000200,
  188. .p1_mpdgctrl0 = 0x42020202,
  189. .p1_mpdgctrl1 = 0x01720172,
  190. .p0_mprddlctl = 0x494c4f4c,
  191. .p1_mprddlctl = 0x4a4c4c49,
  192. .p0_mpwrdlctl = 0x3f3f3133,
  193. .p1_mpwrdlctl = 0x39373f2e,
  194. };
  195. static struct mx6_mmdc_calibration mx6s_512m_mmdc_calib = {
  196. .p0_mpwldectrl0 = 0x0040003c,
  197. .p0_mpwldectrl1 = 0x0032003e,
  198. .p0_mpdgctrl0 = 0x42350231,
  199. .p0_mpdgctrl1 = 0x021a0218,
  200. .p0_mprddlctl = 0x4b4b4e49,
  201. .p0_mpwrdlctl = 0x3f3f3035,
  202. };
  203. /* DDR 64bit 1GB */
  204. static struct mx6_ddr_sysinfo mem_dl = {
  205. .dsize = 2,
  206. .cs1_mirror = 0,
  207. /* config for full 4GB range so that get_mem_size() works */
  208. .cs_density = 32,
  209. .ncs = 1,
  210. .bi_on = 1,
  211. .rtt_nom = 1,
  212. .rtt_wr = 0,
  213. .ralat = 5,
  214. .walat = 0,
  215. .mif3_mode = 3,
  216. .rst_to_cke = 0x23,
  217. .sde_to_rst = 0x10,
  218. .refsel = 1, /* Refresh cycles at 32KHz */
  219. .refr = 3, /* 4 refresh commands per refresh cycle */
  220. };
  221. /* DDR 32bit 512MB */
  222. static struct mx6_ddr_sysinfo mem_s = {
  223. .dsize = 1,
  224. .cs1_mirror = 0,
  225. /* config for full 4GB range so that get_mem_size() works */
  226. .cs_density = 32,
  227. .ncs = 1,
  228. .bi_on = 1,
  229. .rtt_nom = 1,
  230. .rtt_wr = 0,
  231. .ralat = 5,
  232. .walat = 0,
  233. .mif3_mode = 3,
  234. .rst_to_cke = 0x23,
  235. .sde_to_rst = 0x10,
  236. .refsel = 1, /* Refresh cycles at 32KHz */
  237. .refr = 3, /* 4 refresh commands per refresh cycle */
  238. };
  239. static void ccgr_init(void)
  240. {
  241. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  242. writel(0x00C03F3F, &ccm->CCGR0);
  243. writel(0x0030FC03, &ccm->CCGR1);
  244. writel(0x0FFFC000, &ccm->CCGR2);
  245. writel(0x3FF00000, &ccm->CCGR3);
  246. writel(0x00FFF300, &ccm->CCGR4);
  247. writel(0x0F0000C3, &ccm->CCGR5);
  248. writel(0x000003FF, &ccm->CCGR6);
  249. }
  250. static void gpr_init(void)
  251. {
  252. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  253. /* enable AXI cache for VDOA/VPU/IPU */
  254. writel(0xF00000CF, &iomux->gpr[4]);
  255. /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
  256. writel(0x007F007F, &iomux->gpr[6]);
  257. writel(0x007F007F, &iomux->gpr[7]);
  258. }
  259. static void spl_dram_init(void)
  260. {
  261. if (is_cpu_type(MXC_CPU_MX6SOLO)) {
  262. mx6sdl_dram_iocfg(32, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
  263. mx6_dram_cfg(&mem_s, &mx6s_512m_mmdc_calib, &h5tq2g63dfr);
  264. } else if (is_cpu_type(MXC_CPU_MX6DL)) {
  265. mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
  266. mx6_dram_cfg(&mem_dl, &mx6dl_1g_mmdc_calib, &h5tq2g63dfr);
  267. } else if (is_cpu_type(MXC_CPU_MX6Q)) {
  268. mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
  269. mx6_dram_cfg(&mem_q, &mx6q_2g_mmdc_calib, &h5t04g63afr);
  270. }
  271. udelay(100);
  272. }
  273. void board_init_f(ulong dummy)
  274. {
  275. ccgr_init();
  276. /* setup AIPS and disable watchdog */
  277. arch_cpu_init();
  278. gpr_init();
  279. /* iomux */
  280. board_early_init_f();
  281. /* setup GP timer */
  282. timer_init();
  283. /* UART clocks enabled and gd valid - init serial console */
  284. preloader_console_init();
  285. /* DDR initialization */
  286. spl_dram_init();
  287. /* Clear the BSS. */
  288. memset(__bss_start, 0, __bss_end - __bss_start);
  289. /* load/boot image from boot device */
  290. board_init_r(NULL, 0);
  291. }
  292. #endif