tlb.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * Author: Adrian Cox
  3. * Based on corenet_ds tlb code
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/mmu.h>
  9. struct fsl_e_tlb_entry tlb_table[] = {
  10. /* TLB 0 - for temp stack in cache */
  11. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  12. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  13. MAS3_SW|MAS3_SR, 0,
  14. 0, 0, BOOKE_PAGESZ_4K, 0),
  15. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  16. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  17. MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  21. MAS3_SW|MAS3_SR, 0,
  22. 0, 0, BOOKE_PAGESZ_4K, 0),
  23. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  24. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  25. MAS3_SW|MAS3_SR, 0,
  26. 0, 0, BOOKE_PAGESZ_4K, 0),
  27. /* TLB 1 */
  28. /* *I*** - Covers boot page */
  29. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  30. /*
  31. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  32. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  33. */
  34. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  35. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  36. 0, 0, BOOKE_PAGESZ_1M, 1),
  37. #else
  38. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  39. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  40. 0, 0, BOOKE_PAGESZ_4K, 1),
  41. #endif
  42. /* *I*G* - CCSRBAR */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  44. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  45. 0, 1, BOOKE_PAGESZ_16M, 1),
  46. /* Local Bus */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_LBC0_BASE, CONFIG_SYS_LBC0_BASE_PHYS,
  48. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  49. 0, 2, BOOKE_PAGESZ_64K, 1),
  50. SET_TLB_ENTRY(1, CONFIG_SYS_LBC1_BASE, CONFIG_SYS_LBC1_BASE_PHYS,
  51. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  52. 0, 3, BOOKE_PAGESZ_4K, 1),
  53. /* *I*G* - PCI */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  55. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 4, BOOKE_PAGESZ_1G, 1),
  57. /* *I*G* - PCI */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
  59. CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
  60. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 5, BOOKE_PAGESZ_256M, 1),
  62. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
  63. CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
  64. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 6, BOOKE_PAGESZ_256M, 1),
  66. /* *I*G* - PCI I/O */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  68. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  69. 0, 7, BOOKE_PAGESZ_256K, 1),
  70. /* Bman/Qman */
  71. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  72. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  73. MAS3_SW|MAS3_SR, 0,
  74. 0, 9, BOOKE_PAGESZ_1M, 1),
  75. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x00100000,
  76. CONFIG_SYS_BMAN_MEM_PHYS + 0x00100000,
  77. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  78. 0, 10, BOOKE_PAGESZ_1M, 1),
  79. #endif
  80. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  81. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  82. MAS3_SW|MAS3_SR, 0,
  83. 0, 11, BOOKE_PAGESZ_1M, 1),
  84. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x00100000,
  85. CONFIG_SYS_QMAN_MEM_PHYS + 0x00100000,
  86. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  87. 0, 12, BOOKE_PAGESZ_1M, 1),
  88. #endif
  89. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  90. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  91. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  92. 0, 13, BOOKE_PAGESZ_4M, 1),
  93. #endif
  94. };
  95. int num_tlb_entries = ARRAY_SIZE(tlb_table);