ddr.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * Based on corenet_ds ddr code
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. struct board_specific_parameters {
  15. u32 n_ranks;
  16. u32 datarate_mhz_high;
  17. u32 clk_adjust;
  18. u32 wrlvl_start;
  19. u32 cpo;
  20. u32 write_data_delay;
  21. u32 force_2t;
  22. };
  23. /*
  24. * This table contains all valid speeds we want to override with board
  25. * specific parameters. datarate_mhz_high values need to be in ascending order
  26. * for each n_ranks group.
  27. */
  28. static const struct board_specific_parameters udimm0[] = {
  29. /*
  30. * memory controller 0
  31. * num| hi| clk| wrlvl | cpo |wrdata|2T
  32. * ranks| mhz|adjst| start | |delay |
  33. */
  34. {4, 850, 4, 6, 0xff, 2, 0},
  35. {4, 950, 5, 7, 0xff, 2, 0},
  36. {4, 1050, 5, 8, 0xff, 2, 0},
  37. {4, 1250, 5, 10, 0xff, 2, 0},
  38. {4, 1350, 5, 11, 0xff, 2, 0},
  39. {4, 1666, 5, 12, 0xff, 2, 0},
  40. {2, 850, 5, 6, 0xff, 2, 0},
  41. {2, 1050, 5, 7, 0xff, 2, 0},
  42. {2, 1250, 4, 6, 0xff, 2, 0},
  43. {2, 1350, 5, 7, 0xff, 2, 0},
  44. {2, 1666, 5, 8, 0xff, 2, 0},
  45. {1, 1250, 4, 6, 0xff, 2, 0},
  46. {1, 1335, 4, 7, 0xff, 2, 0},
  47. {1, 1666, 4, 8, 0xff, 2, 0},
  48. {}
  49. };
  50. /*
  51. * The two slots have slightly different timing. The center values are good
  52. * for both slots. We use identical speed tables for them. In future use, if
  53. * DIMMs have fewer center values that require two separated tables, copy the
  54. * udimm0 table to udimm1 and make changes to clk_adjust and wrlvl_start.
  55. */
  56. static const struct board_specific_parameters *udimms[] = {
  57. udimm0,
  58. udimm0,
  59. };
  60. static const struct board_specific_parameters rdimm0[] = {
  61. /*
  62. * memory controller 0
  63. * num| hi| clk| wrlvl | cpo |wrdata|2T
  64. * ranks| mhz|adjst| start | |delay |
  65. */
  66. {4, 850, 4, 6, 0xff, 2, 0},
  67. {4, 950, 5, 7, 0xff, 2, 0},
  68. {4, 1050, 5, 8, 0xff, 2, 0},
  69. {4, 1250, 5, 10, 0xff, 2, 0},
  70. {4, 1350, 5, 11, 0xff, 2, 0},
  71. {4, 1666, 5, 12, 0xff, 2, 0},
  72. {2, 850, 4, 6, 0xff, 2, 0},
  73. {2, 1050, 4, 7, 0xff, 2, 0},
  74. {2, 1666, 4, 8, 0xff, 2, 0},
  75. {1, 850, 4, 5, 0xff, 2, 0},
  76. {1, 950, 4, 7, 0xff, 2, 0},
  77. {1, 1666, 4, 8, 0xff, 2, 0},
  78. {}
  79. };
  80. /*
  81. * The two slots have slightly different timing. See comments above.
  82. */
  83. static const struct board_specific_parameters *rdimms[] = {
  84. rdimm0,
  85. rdimm0,
  86. };
  87. void fsl_ddr_board_options(memctl_options_t *popts,
  88. dimm_params_t *pdimm,
  89. unsigned int ctrl_num)
  90. {
  91. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  92. ulong ddr_freq;
  93. if (ctrl_num > 1) {
  94. printf("Wrong parameter for controller number %d", ctrl_num);
  95. return;
  96. }
  97. if (!pdimm->n_ranks)
  98. return;
  99. if (popts->registered_dimm_en)
  100. pbsp = rdimms[ctrl_num];
  101. else
  102. pbsp = udimms[ctrl_num];
  103. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  104. * freqency and n_banks specified in board_specific_parameters table.
  105. */
  106. ddr_freq = get_ddr_freq(0) / 1000000;
  107. while (pbsp->datarate_mhz_high) {
  108. if (pbsp->n_ranks == pdimm->n_ranks) {
  109. if (ddr_freq <= pbsp->datarate_mhz_high) {
  110. popts->cpo_override = pbsp->cpo;
  111. popts->write_data_delay =
  112. pbsp->write_data_delay;
  113. popts->clk_adjust = pbsp->clk_adjust;
  114. popts->wrlvl_start = pbsp->wrlvl_start;
  115. popts->twot_en = pbsp->force_2t;
  116. goto found;
  117. }
  118. pbsp_highest = pbsp;
  119. }
  120. pbsp++;
  121. }
  122. if (pbsp_highest) {
  123. printf("Error: board specific timing not found for data rate %lu MT/s!\nTrying to use the highest speed (%u) parameters\n",
  124. ddr_freq, pbsp_highest->datarate_mhz_high);
  125. popts->cpo_override = pbsp_highest->cpo;
  126. popts->write_data_delay = pbsp_highest->write_data_delay;
  127. popts->clk_adjust = pbsp_highest->clk_adjust;
  128. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  129. popts->twot_en = pbsp_highest->force_2t;
  130. } else {
  131. panic("DIMM is not supported by this board");
  132. }
  133. found:
  134. /*
  135. * Factors to consider for half-strength driver enable:
  136. * - number of DIMMs installed
  137. */
  138. popts->half_strength_driver_enable = 0;
  139. /*
  140. * Write leveling override
  141. */
  142. popts->wrlvl_override = 1;
  143. popts->wrlvl_sample = 0xf;
  144. /*
  145. * Rtt and Rtt_WR override
  146. */
  147. popts->rtt_override = 0;
  148. /* Enable ZQ calibration */
  149. popts->zq_en = 1;
  150. /* DHC_EN =1, ODT = 60 Ohm */
  151. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  152. }
  153. phys_size_t initdram(int board_type)
  154. {
  155. phys_size_t dram_size;
  156. puts("Initializing....");
  157. if (!fsl_use_spd())
  158. panic("Cyrus only supports using SPD for DRAM\n");
  159. puts("using SPD\n");
  160. dram_size = fsl_ddr_sdram();
  161. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  162. dram_size *= 0x100000;
  163. debug(" DDR: ");
  164. return dram_size;
  165. }