v38b.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <mpc5xxx.h>
  12. #include <net.h>
  13. #include <asm/processor.h>
  14. #ifndef CONFIG_SYS_RAMBOOT
  15. static void sdram_start(int hi_addr)
  16. {
  17. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  18. /* unlock mode register */
  19. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  20. __asm__ volatile ("sync");
  21. /* precharge all banks */
  22. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  23. __asm__ volatile ("sync");
  24. #if SDRAM_DDR
  25. /* set mode register: extended mode */
  26. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  27. __asm__ volatile ("sync");
  28. /* set mode register: reset DLL */
  29. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  30. __asm__ volatile ("sync");
  31. #endif /* SDRAM_DDR */
  32. /* precharge all banks */
  33. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  34. __asm__ volatile ("sync");
  35. /* auto refresh */
  36. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  37. __asm__ volatile ("sync");
  38. /* set mode register */
  39. *(vu_long *) MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  40. __asm__ volatile ("sync");
  41. /* normal operation */
  42. *(vu_long *) MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  43. __asm__ volatile ("sync");
  44. }
  45. #endif /* !CONFIG_SYS_RAMBOOT */
  46. phys_size_t initdram(int board_type)
  47. {
  48. ulong dramsize = 0;
  49. ulong dramsize2 = 0;
  50. uint svr, pvr;
  51. #ifndef CONFIG_SYS_RAMBOOT
  52. ulong test1, test2;
  53. /* setup SDRAM chip selects */
  54. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0x0000001e; /* 2G at 0x0 */
  55. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */
  56. __asm__ volatile ("sync");
  57. /* setup config registers */
  58. *(vu_long *) MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  59. *(vu_long *) MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  60. __asm__ volatile ("sync");
  61. #if SDRAM_DDR
  62. /* set tap delay */
  63. *(vu_long *) MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  64. __asm__ volatile ("sync");
  65. #endif /* SDRAM_DDR */
  66. /* find RAM size using SDRAM CS0 only */
  67. sdram_start(0);
  68. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  69. sdram_start(1);
  70. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  71. if (test1 > test2) {
  72. sdram_start(0);
  73. dramsize = test1;
  74. } else
  75. dramsize = test2;
  76. /* memory smaller than 1MB is impossible */
  77. if (dramsize < (1 << 20))
  78. dramsize = 0;
  79. /* set SDRAM CS0 size according to the amount of RAM found */
  80. if (dramsize > 0)
  81. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  82. else
  83. *(vu_long *) MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  84. /* let SDRAM CS1 start right after CS0 */
  85. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  86. /* find RAM size using SDRAM CS1 only */
  87. if (!dramsize)
  88. sdram_start(0);
  89. test2 = test1 = get_ram_size((long *) (CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  90. if (!dramsize) {
  91. sdram_start(1);
  92. test2 = get_ram_size((long *) (CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  93. }
  94. if (test1 > test2) {
  95. sdram_start(0);
  96. dramsize2 = test1;
  97. } else
  98. dramsize2 = test2;
  99. /* memory smaller than 1MB is impossible */
  100. if (dramsize2 < (1 << 20))
  101. dramsize2 = 0;
  102. /* set SDRAM CS1 size according to the amount of RAM found */
  103. if (dramsize2 > 0)
  104. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize
  105. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  106. else
  107. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  108. #else /* CONFIG_SYS_RAMBOOT */
  109. /* retrieve size of memory connected to SDRAM CS0 */
  110. dramsize = *(vu_long *) MPC5XXX_SDRAM_CS0CFG & 0xFF;
  111. if (dramsize >= 0x13)
  112. dramsize = (1 << (dramsize - 0x13)) << 20;
  113. else
  114. dramsize = 0;
  115. /* retrieve size of memory connected to SDRAM CS1 */
  116. dramsize2 = *(vu_long *) MPC5XXX_SDRAM_CS1CFG & 0xFF;
  117. if (dramsize2 >= 0x13)
  118. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  119. else
  120. dramsize2 = 0;
  121. #endif /* CONFIG_SYS_RAMBOOT */
  122. /*
  123. * On MPC5200B we need to set the special configuration delay in the
  124. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  125. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  126. *
  127. * "The SDelay should be written to a value of 0x00000004. It is
  128. * required to account for changes caused by normal wafer processing
  129. * parameters."
  130. */
  131. svr = get_svr();
  132. pvr = get_pvr();
  133. if ((SVR_MJREV(svr) >= 2) &&
  134. (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
  135. *(vu_long *) MPC5XXX_SDRAM_SDELAY = 0x04;
  136. __asm__ volatile ("sync");
  137. }
  138. return dramsize + dramsize2;
  139. }
  140. int checkboard (void)
  141. {
  142. puts("Board: MarelV38B\n");
  143. return 0;
  144. }
  145. int board_early_init_f(void)
  146. {
  147. #ifdef CONFIG_HW_WATCHDOG
  148. /*
  149. * Enable and configure the direction (output) of PSC3_9 - watchdog
  150. * reset input. Refer to 7.3.2.2.[1,3,4] of the MPC5200B User's
  151. * Manual.
  152. */
  153. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC3_9;
  154. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC3_9;
  155. #endif /* CONFIG_HW_WATCHDOG */
  156. return 0;
  157. }
  158. int board_early_init_r(void)
  159. {
  160. /*
  161. * Now, when we are in RAM, enable flash write access for the
  162. * detection process. Note that CS_BOOT cannot be cleared when
  163. * executing in flash.
  164. */
  165. *(vu_long *) MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  166. /*
  167. * Enable GPIO_WKUP_7 to "read the status of the actual power
  168. * situation". Default direction is input, so no need to set it
  169. * explicitly.
  170. */
  171. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_WKUP_7;
  172. return 0;
  173. }
  174. extern void board_get_enetaddr(uchar *enetaddr);
  175. int misc_init_r(void)
  176. {
  177. uchar enetaddr[6];
  178. if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
  179. board_get_enetaddr(enetaddr);
  180. eth_setenv_enetaddr("ethaddr", enetaddr);
  181. }
  182. return 0;
  183. }
  184. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  185. void init_ide_reset(void)
  186. {
  187. debug("init_ide_reset\n");
  188. /* Configure PSC1_4 as GPIO output for ATA reset */
  189. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  190. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  191. /* Deassert reset */
  192. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  193. }
  194. void ide_set_reset(int idereset)
  195. {
  196. debug("ide_reset(%d)\n", idereset);
  197. if (idereset) {
  198. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  199. /* Make a delay. MPC5200 spec says 25 usec min */
  200. udelay(500000);
  201. } else
  202. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  203. }
  204. #endif
  205. #ifdef CONFIG_HW_WATCHDOG
  206. void hw_watchdog_reset(void)
  207. {
  208. /*
  209. * MarelV38B has a TPS3705 watchdog. Spec says that to kick the dog
  210. * we need a positive or negative transition on WDI i.e., our PSC3_9.
  211. */
  212. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O ^= GPIO_PSC3_9;
  213. }
  214. #endif /* CONFIG_HW_WATCHDOG */