devkit3250.c 2.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * Embest/Timll DevKit3250 board support
  3. *
  4. * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/arch/sys_proto.h>
  10. #include <asm/arch/clk.h>
  11. #include <asm/arch/cpu.h>
  12. #include <asm/arch/emc.h>
  13. #include <asm/arch/wdt.h>
  14. #include <asm/io.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. static struct emc_regs *emc = (struct emc_regs *)EMC_BASE;
  17. static struct clk_pm_regs *clk = (struct clk_pm_regs *)CLK_PM_BASE;
  18. static struct wdt_regs *wdt = (struct wdt_regs *)WDT_BASE;
  19. void reset_periph(void)
  20. {
  21. /* This function resets peripherals by triggering RESOUT_N */
  22. setbits_le32(&clk->timclk_ctrl, CLK_TIMCLK_WATCHDOG);
  23. writel(WDTIM_MCTRL_RESFRC1, &wdt->mctrl);
  24. udelay(300);
  25. writel(0, &wdt->mctrl);
  26. clrbits_le32(&clk->timclk_ctrl, CLK_TIMCLK_WATCHDOG);
  27. /* Such a long delay is needed to initialize SMSC phy */
  28. udelay(10000);
  29. }
  30. int board_early_init_f(void)
  31. {
  32. lpc32xx_uart_init(CONFIG_SYS_LPC32XX_UART);
  33. lpc32xx_i2c_init(1);
  34. lpc32xx_i2c_init(2);
  35. lpc32xx_ssp_init();
  36. lpc32xx_mac_init();
  37. /*
  38. * nWP may be controlled by GPO19, but unpopulated by default R23
  39. * makes no sense to configure this GPIO level, nWP is always high
  40. */
  41. lpc32xx_slc_nand_init();
  42. return 0;
  43. }
  44. int board_init(void)
  45. {
  46. /* adress of boot parameters */
  47. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  48. #ifdef CONFIG_SYS_FLASH_CFI
  49. /* Use 16-bit memory interface for NOR Flash */
  50. emc->stat[0].config = EMC_STAT_CONFIG_PB | EMC_STAT_CONFIG_16BIT;
  51. /* Change the NOR timings to optimum value to get maximum bandwidth */
  52. emc->stat[0].waitwen = EMC_STAT_WAITWEN(1);
  53. emc->stat[0].waitoen = EMC_STAT_WAITOEN(0);
  54. emc->stat[0].waitrd = EMC_STAT_WAITRD(12);
  55. emc->stat[0].waitpage = EMC_STAT_WAITPAGE(12);
  56. emc->stat[0].waitwr = EMC_STAT_WAITWR(5);
  57. emc->stat[0].waitturn = EMC_STAT_WAITTURN(2);
  58. #endif
  59. return 0;
  60. }
  61. int dram_init(void)
  62. {
  63. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  64. CONFIG_SYS_SDRAM_SIZE);
  65. return 0;
  66. }