pico-imx6ul.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*
  2. * Copyright (C) 2015 Technexion Ltd.
  3. *
  4. * Author: Richard Hu <richard.hu@technexion.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/iomux.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/crm_regs.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/arch/sys_proto.h>
  14. #include <asm/gpio.h>
  15. #include <asm/imx-common/iomux-v3.h>
  16. #include <asm/imx-common/mxc_i2c.h>
  17. #include <asm/io.h>
  18. #include <common.h>
  19. #include <miiphy.h>
  20. #include <netdev.h>
  21. #include <fsl_esdhc.h>
  22. #include <i2c.h>
  23. #include <linux/sizes.h>
  24. #include <usb.h>
  25. #include <power/pmic.h>
  26. #include <power/pfuze3000_pmic.h>
  27. #include "../../freescale/common/pfuze.h"
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  30. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  31. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  32. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  33. PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
  34. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  36. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  37. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  38. PAD_CTL_ODE)
  39. #define OTG_ID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  40. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  41. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  42. #define MDIO_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  43. PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST | PAD_CTL_ODE)
  44. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  45. PAD_CTL_SPEED_HIGH | \
  46. PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
  47. #define ENET_CLK_PAD_CTRL (PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  48. #define RMII_PHY_RESET IMX_GPIO_NR(1, 28)
  49. #ifdef CONFIG_SYS_I2C_MXC
  50. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  51. /* I2C2 for PMIC */
  52. struct i2c_pads_info i2c_pad_info1 = {
  53. .scl = {
  54. .i2c_mode = MX6_PAD_GPIO1_IO02__I2C1_SCL | PC,
  55. .gpio_mode = MX6_PAD_GPIO1_IO02__GPIO1_IO02 | PC,
  56. .gp = IMX_GPIO_NR(1, 2),
  57. },
  58. .sda = {
  59. .i2c_mode = MX6_PAD_GPIO1_IO03__I2C1_SDA | PC,
  60. .gpio_mode = MX6_PAD_GPIO1_IO03__GPIO1_IO03 | PC,
  61. .gp = IMX_GPIO_NR(1, 3),
  62. },
  63. };
  64. #endif
  65. static iomux_v3_cfg_t const fec_pads[] = {
  66. MX6_PAD_ENET1_TX_EN__ENET2_MDC | MUX_PAD_CTRL(MDIO_PAD_CTRL),
  67. MX6_PAD_ENET1_TX_DATA1__ENET2_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
  68. MX6_PAD_ENET2_TX_DATA0__ENET2_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  69. MX6_PAD_ENET2_TX_DATA1__ENET2_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  70. MX6_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
  71. MX6_PAD_ENET2_TX_EN__ENET2_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  72. MX6_PAD_ENET2_RX_DATA0__ENET2_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  73. MX6_PAD_ENET2_RX_DATA1__ENET2_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  74. MX6_PAD_ENET2_RX_EN__ENET2_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  75. MX6_PAD_ENET2_RX_ER__ENET2_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
  76. MX6_PAD_UART4_TX_DATA__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  77. };
  78. static void setup_iomux_fec(void)
  79. {
  80. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  81. }
  82. int board_eth_init(bd_t *bis)
  83. {
  84. setup_iomux_fec();
  85. gpio_direction_output(RMII_PHY_RESET, 0);
  86. /*
  87. * According to KSZ8081MNX-RNB manual:
  88. * For warm reset, the reset (RST#) pin should be asserted low for a
  89. * minimum of 500μs. The strap-in pin values are read and updated
  90. * at the de-assertion of reset.
  91. */
  92. udelay(500);
  93. gpio_direction_output(RMII_PHY_RESET, 1);
  94. /*
  95. * According to KSZ8081MNX-RNB manual:
  96. * After the de-assertion of reset, wait a minimum of 100μs before
  97. * starting programming on the MIIM (MDC/MDIO) interface.
  98. */
  99. udelay(100);
  100. return fecmxc_initialize(bis);
  101. }
  102. static int setup_fec(void)
  103. {
  104. struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  105. int ret;
  106. clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC2_MASK,
  107. IOMUX_GPR1_FEC2_CLOCK_MUX1_SEL_MASK);
  108. ret = enable_fec_anatop_clock(1, ENET_50MHZ);
  109. if (ret)
  110. return ret;
  111. enable_enet_clk(1);
  112. return 0;
  113. }
  114. int board_phy_config(struct phy_device *phydev)
  115. {
  116. phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x8190);
  117. if (phydev->drv->config)
  118. phydev->drv->config(phydev);
  119. return 0;
  120. }
  121. int dram_init(void)
  122. {
  123. gd->ram_size = imx_ddr_size();
  124. return 0;
  125. }
  126. static iomux_v3_cfg_t const uart6_pads[] = {
  127. MX6_PAD_CSI_MCLK__UART6_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  128. MX6_PAD_CSI_PIXCLK__UART6_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  129. };
  130. static iomux_v3_cfg_t const usdhc1_pads[] = {
  131. MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  132. MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  133. MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  134. MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  135. MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  136. MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  137. MX6_PAD_NAND_READY_B__USDHC1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  138. MX6_PAD_NAND_CE0_B__USDHC1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  139. MX6_PAD_NAND_CE1_B__USDHC1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  140. MX6_PAD_NAND_CLE__USDHC1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  141. };
  142. #define USB_OTHERREGS_OFFSET 0x800
  143. #define UCTRL_PWR_POL (1 << 9)
  144. static iomux_v3_cfg_t const usb_otg_pad[] = {
  145. MX6_PAD_GPIO1_IO00__ANATOP_OTG1_ID | MUX_PAD_CTRL(OTG_ID_PAD_CTRL),
  146. };
  147. static void setup_iomux_uart(void)
  148. {
  149. imx_iomux_v3_setup_multiple_pads(uart6_pads, ARRAY_SIZE(uart6_pads));
  150. }
  151. static void setup_usb(void)
  152. {
  153. imx_iomux_v3_setup_multiple_pads(usb_otg_pad, ARRAY_SIZE(usb_otg_pad));
  154. }
  155. static struct fsl_esdhc_cfg usdhc_cfg[1] = {
  156. {USDHC1_BASE_ADDR},
  157. };
  158. int board_mmc_getcd(struct mmc *mmc)
  159. {
  160. return 1;
  161. }
  162. int board_mmc_init(bd_t *bis)
  163. {
  164. imx_iomux_v3_setup_multiple_pads(usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
  165. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  166. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  167. }
  168. int board_early_init_f(void)
  169. {
  170. setup_iomux_uart();
  171. return 0;
  172. }
  173. #ifdef CONFIG_POWER
  174. #define I2C_PMIC 0
  175. static struct pmic *pfuze;
  176. int power_init_board(void)
  177. {
  178. int ret;
  179. unsigned int reg, rev_id;
  180. ret = power_pfuze3000_init(I2C_PMIC);
  181. if (ret)
  182. return ret;
  183. pfuze = pmic_get("PFUZE3000");
  184. ret = pmic_probe(pfuze);
  185. if (ret)
  186. return ret;
  187. pmic_reg_read(pfuze, PFUZE3000_DEVICEID, &reg);
  188. pmic_reg_read(pfuze, PFUZE3000_REVID, &rev_id);
  189. printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
  190. /* disable Low Power Mode during standby mode */
  191. pmic_reg_write(pfuze, PFUZE3000_LDOGCTL, 0x1);
  192. /* SW1B step ramp up time from 2us to 4us/25mV */
  193. pmic_reg_write(pfuze, PFUZE3000_SW1BCONF, 0x40);
  194. /* SW1B mode to APS/PFM */
  195. pmic_reg_write(pfuze, PFUZE3000_SW1BMODE, 0xc);
  196. /* SW1B standby voltage set to 0.975V */
  197. pmic_reg_write(pfuze, PFUZE3000_SW1BSTBY, 0xb);
  198. return 0;
  199. }
  200. #endif
  201. int board_usb_phy_mode(int port)
  202. {
  203. if (port == 1)
  204. return USB_INIT_HOST;
  205. else
  206. return USB_INIT_DEVICE;
  207. }
  208. int board_ehci_hcd_init(int port)
  209. {
  210. u32 *usbnc_usb_ctrl;
  211. if (port > 1)
  212. return -EINVAL;
  213. usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
  214. port * 4);
  215. /* Set Power polarity */
  216. setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
  217. return 0;
  218. }
  219. int board_init(void)
  220. {
  221. /* Address of boot parameters */
  222. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  223. #ifdef CONFIG_SYS_I2C_MXC
  224. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  225. #endif
  226. setup_fec();
  227. setup_usb();
  228. return 0;
  229. }
  230. int checkboard(void)
  231. {
  232. puts("Board: PICO-IMX6UL-EMMC\n");
  233. return 0;
  234. }