mux.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * mux.c
  3. *
  4. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/arch/sys_proto.h>
  10. #include <asm/arch/hardware.h>
  11. #include <asm/arch/mux.h>
  12. #include <asm/io.h>
  13. #include <i2c.h>
  14. #include "board.h"
  15. static struct module_pin_mux uart0_pin_mux[] = {
  16. {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
  17. {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
  18. {-1},
  19. };
  20. static struct module_pin_mux uart1_pin_mux[] = {
  21. {OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART1_RXD */
  22. {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)}, /* UART1_TXD */
  23. {-1},
  24. };
  25. static struct module_pin_mux uart2_pin_mux[] = {
  26. {OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART2_RXD */
  27. {OFFSET(spi0_d0), (MODE(1) | PULLUDEN)}, /* UART2_TXD */
  28. {-1},
  29. };
  30. static struct module_pin_mux uart3_pin_mux[] = {
  31. {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */
  32. {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */
  33. {-1},
  34. };
  35. static struct module_pin_mux uart4_pin_mux[] = {
  36. {OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)}, /* UART4_RXD */
  37. {OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)}, /* UART4_TXD */
  38. {-1},
  39. };
  40. static struct module_pin_mux uart5_pin_mux[] = {
  41. {OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)}, /* UART5_RXD */
  42. {OFFSET(lcd_data8), (MODE(4) | PULLUDEN)}, /* UART5_TXD */
  43. {-1},
  44. };
  45. static struct module_pin_mux mmc0_pin_mux[] = {
  46. {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
  47. {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
  48. {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
  49. {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
  50. {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
  51. {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
  52. {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */
  53. {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
  54. {-1},
  55. };
  56. static struct module_pin_mux mmc1_pin_mux[] = {
  57. {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */
  58. {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */
  59. {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */
  60. {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */
  61. {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */
  62. {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */
  63. {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */
  64. {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_CD */
  65. {-1},
  66. };
  67. static struct module_pin_mux i2c0_pin_mux[] = {
  68. {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
  69. PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
  70. {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
  71. PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
  72. {-1},
  73. };
  74. static struct module_pin_mux i2c1_pin_mux[] = {
  75. {OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
  76. PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
  77. {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
  78. PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
  79. {-1},
  80. };
  81. static struct module_pin_mux mii1_pin_mux[] = {
  82. {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
  83. {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
  84. {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
  85. {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
  86. {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
  87. {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
  88. {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
  89. {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
  90. {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
  91. {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
  92. {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
  93. {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
  94. {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
  95. {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
  96. {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
  97. {-1},
  98. };
  99. void enable_uart0_pin_mux(void)
  100. {
  101. configure_module_pin_mux(uart0_pin_mux);
  102. }
  103. void enable_uart1_pin_mux(void)
  104. {
  105. configure_module_pin_mux(uart1_pin_mux);
  106. }
  107. void enable_uart2_pin_mux(void)
  108. {
  109. configure_module_pin_mux(uart2_pin_mux);
  110. }
  111. void enable_uart3_pin_mux(void)
  112. {
  113. configure_module_pin_mux(uart3_pin_mux);
  114. }
  115. void enable_uart4_pin_mux(void)
  116. {
  117. configure_module_pin_mux(uart4_pin_mux);
  118. }
  119. void enable_uart5_pin_mux(void)
  120. {
  121. configure_module_pin_mux(uart5_pin_mux);
  122. }
  123. void enable_i2c0_pin_mux(void)
  124. {
  125. configure_module_pin_mux(i2c0_pin_mux);
  126. }
  127. void enable_board_pin_mux(void)
  128. {
  129. configure_module_pin_mux(i2c1_pin_mux);
  130. configure_module_pin_mux(mii1_pin_mux);
  131. configure_module_pin_mux(mmc0_pin_mux);
  132. configure_module_pin_mux(mmc1_pin_mux);
  133. }