board.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/display.h>
  19. #include <asm/arch/dram.h>
  20. #include <asm/arch/gpio.h>
  21. #include <asm/arch/mmc.h>
  22. #include <asm/arch/spl.h>
  23. #include <asm/arch/usb_phy.h>
  24. #ifndef CONFIG_ARM64
  25. #include <asm/armv7.h>
  26. #endif
  27. #include <asm/gpio.h>
  28. #include <asm/io.h>
  29. #include <crc.h>
  30. #include <environment.h>
  31. #include <libfdt.h>
  32. #include <nand.h>
  33. #include <net.h>
  34. #include <sy8106a.h>
  35. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  36. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  37. int soft_i2c_gpio_sda;
  38. int soft_i2c_gpio_scl;
  39. static int soft_i2c_board_init(void)
  40. {
  41. int ret;
  42. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  43. if (soft_i2c_gpio_sda < 0) {
  44. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  45. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  46. return soft_i2c_gpio_sda;
  47. }
  48. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  49. if (ret) {
  50. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  51. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  52. return ret;
  53. }
  54. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  55. if (soft_i2c_gpio_scl < 0) {
  56. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  57. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  58. return soft_i2c_gpio_scl;
  59. }
  60. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  61. if (ret) {
  62. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  63. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  64. return ret;
  65. }
  66. return 0;
  67. }
  68. #else
  69. static int soft_i2c_board_init(void) { return 0; }
  70. #endif
  71. DECLARE_GLOBAL_DATA_PTR;
  72. /* add board specific code here */
  73. int board_init(void)
  74. {
  75. __maybe_unused int id_pfr1, ret;
  76. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  77. #ifndef CONFIG_ARM64
  78. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  79. debug("id_pfr1: 0x%08x\n", id_pfr1);
  80. /* Generic Timer Extension available? */
  81. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  82. uint32_t freq;
  83. debug("Setting CNTFRQ\n");
  84. /*
  85. * CNTFRQ is a secure register, so we will crash if we try to
  86. * write this from the non-secure world (read is OK, though).
  87. * In case some bootcode has already set the correct value,
  88. * we avoid the risk of writing to it.
  89. */
  90. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  91. if (freq != CONFIG_TIMER_CLK_FREQ) {
  92. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  93. freq, CONFIG_TIMER_CLK_FREQ);
  94. #ifdef CONFIG_NON_SECURE
  95. printf("arch timer frequency is wrong, but cannot adjust it\n");
  96. #else
  97. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  98. : : "r"(CONFIG_TIMER_CLK_FREQ));
  99. #endif
  100. }
  101. }
  102. #endif /* !CONFIG_ARM64 */
  103. ret = axp_gpio_init();
  104. if (ret)
  105. return ret;
  106. #ifdef CONFIG_SATAPWR
  107. gpio_request(CONFIG_SATAPWR, "satapwr");
  108. gpio_direction_output(CONFIG_SATAPWR, 1);
  109. #endif
  110. #ifdef CONFIG_MACPWR
  111. gpio_request(CONFIG_MACPWR, "macpwr");
  112. gpio_direction_output(CONFIG_MACPWR, 1);
  113. #endif
  114. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  115. return soft_i2c_board_init();
  116. }
  117. int dram_init(void)
  118. {
  119. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  120. return 0;
  121. }
  122. #if defined(CONFIG_NAND_SUNXI)
  123. static void nand_pinmux_setup(void)
  124. {
  125. unsigned int pin;
  126. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  127. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  128. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  129. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  130. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  131. #endif
  132. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  133. * only sun7i has a PC24 */
  134. #ifdef CONFIG_MACH_SUN7I
  135. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  136. #endif
  137. }
  138. static void nand_clock_setup(void)
  139. {
  140. struct sunxi_ccm_reg *const ccm =
  141. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  142. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  143. #ifdef CONFIG_MACH_SUN9I
  144. setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
  145. #else
  146. setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
  147. #endif
  148. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  149. }
  150. void board_nand_init(void)
  151. {
  152. nand_pinmux_setup();
  153. nand_clock_setup();
  154. #ifndef CONFIG_SPL_BUILD
  155. sunxi_nand_init();
  156. #endif
  157. }
  158. #endif
  159. #ifdef CONFIG_GENERIC_MMC
  160. static void mmc_pinmux_setup(int sdc)
  161. {
  162. unsigned int pin;
  163. __maybe_unused int pins;
  164. switch (sdc) {
  165. case 0:
  166. /* SDC0: PF0-PF5 */
  167. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  168. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  169. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  170. sunxi_gpio_set_drv(pin, 2);
  171. }
  172. break;
  173. case 1:
  174. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  175. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  176. if (pins == SUNXI_GPIO_H) {
  177. /* SDC1: PH22-PH-27 */
  178. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  179. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  180. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  181. sunxi_gpio_set_drv(pin, 2);
  182. }
  183. } else {
  184. /* SDC1: PG0-PG5 */
  185. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  186. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  187. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  188. sunxi_gpio_set_drv(pin, 2);
  189. }
  190. }
  191. #elif defined(CONFIG_MACH_SUN5I)
  192. /* SDC1: PG3-PG8 */
  193. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  194. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  195. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  196. sunxi_gpio_set_drv(pin, 2);
  197. }
  198. #elif defined(CONFIG_MACH_SUN6I)
  199. /* SDC1: PG0-PG5 */
  200. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  201. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  202. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  203. sunxi_gpio_set_drv(pin, 2);
  204. }
  205. #elif defined(CONFIG_MACH_SUN8I)
  206. if (pins == SUNXI_GPIO_D) {
  207. /* SDC1: PD2-PD7 */
  208. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  209. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  210. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  211. sunxi_gpio_set_drv(pin, 2);
  212. }
  213. } else {
  214. /* SDC1: PG0-PG5 */
  215. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  216. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  217. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  218. sunxi_gpio_set_drv(pin, 2);
  219. }
  220. }
  221. #endif
  222. break;
  223. case 2:
  224. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  225. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  226. /* SDC2: PC6-PC11 */
  227. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  228. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  229. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  230. sunxi_gpio_set_drv(pin, 2);
  231. }
  232. #elif defined(CONFIG_MACH_SUN5I)
  233. if (pins == SUNXI_GPIO_E) {
  234. /* SDC2: PE4-PE9 */
  235. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  236. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  237. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  238. sunxi_gpio_set_drv(pin, 2);
  239. }
  240. } else {
  241. /* SDC2: PC6-PC15 */
  242. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  243. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  244. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  245. sunxi_gpio_set_drv(pin, 2);
  246. }
  247. }
  248. #elif defined(CONFIG_MACH_SUN6I)
  249. if (pins == SUNXI_GPIO_A) {
  250. /* SDC2: PA9-PA14 */
  251. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  252. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  253. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  254. sunxi_gpio_set_drv(pin, 2);
  255. }
  256. } else {
  257. /* SDC2: PC6-PC15, PC24 */
  258. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  259. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  260. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  261. sunxi_gpio_set_drv(pin, 2);
  262. }
  263. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  264. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  265. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  266. }
  267. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  268. /* SDC2: PC5-PC6, PC8-PC16 */
  269. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  270. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  271. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  272. sunxi_gpio_set_drv(pin, 2);
  273. }
  274. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  275. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  276. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  277. sunxi_gpio_set_drv(pin, 2);
  278. }
  279. #elif defined(CONFIG_MACH_SUN9I)
  280. /* SDC2: PC6-PC16 */
  281. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  282. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  283. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  284. sunxi_gpio_set_drv(pin, 2);
  285. }
  286. #endif
  287. break;
  288. case 3:
  289. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  290. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  291. /* SDC3: PI4-PI9 */
  292. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  293. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  294. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  295. sunxi_gpio_set_drv(pin, 2);
  296. }
  297. #elif defined(CONFIG_MACH_SUN6I)
  298. if (pins == SUNXI_GPIO_A) {
  299. /* SDC3: PA9-PA14 */
  300. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  301. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  302. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  303. sunxi_gpio_set_drv(pin, 2);
  304. }
  305. } else {
  306. /* SDC3: PC6-PC15, PC24 */
  307. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  308. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  309. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  310. sunxi_gpio_set_drv(pin, 2);
  311. }
  312. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  313. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  314. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  315. }
  316. #endif
  317. break;
  318. default:
  319. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  320. break;
  321. }
  322. }
  323. int board_mmc_init(bd_t *bis)
  324. {
  325. __maybe_unused struct mmc *mmc0, *mmc1;
  326. __maybe_unused char buf[512];
  327. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  328. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  329. if (!mmc0)
  330. return -1;
  331. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  332. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  333. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  334. if (!mmc1)
  335. return -1;
  336. #endif
  337. #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
  338. /*
  339. * On systems with an emmc (mmc2), figure out if we are booting from
  340. * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
  341. * are searched there first. Note we only do this for u-boot proper,
  342. * not for the SPL, see spl_boot_device().
  343. */
  344. if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
  345. /* Booting from emmc / mmc2, swap */
  346. mmc0->block_dev.devnum = 1;
  347. mmc1->block_dev.devnum = 0;
  348. }
  349. #endif
  350. return 0;
  351. }
  352. #endif
  353. void i2c_init_board(void)
  354. {
  355. #ifdef CONFIG_I2C0_ENABLE
  356. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
  357. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  358. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  359. clock_twi_onoff(0, 1);
  360. #elif defined(CONFIG_MACH_SUN6I)
  361. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  362. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  363. clock_twi_onoff(0, 1);
  364. #elif defined(CONFIG_MACH_SUN8I)
  365. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  366. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  367. clock_twi_onoff(0, 1);
  368. #endif
  369. #endif
  370. #ifdef CONFIG_I2C1_ENABLE
  371. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  372. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  373. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  374. clock_twi_onoff(1, 1);
  375. #elif defined(CONFIG_MACH_SUN5I)
  376. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  377. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  378. clock_twi_onoff(1, 1);
  379. #elif defined(CONFIG_MACH_SUN6I)
  380. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  381. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  382. clock_twi_onoff(1, 1);
  383. #elif defined(CONFIG_MACH_SUN8I)
  384. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  385. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  386. clock_twi_onoff(1, 1);
  387. #endif
  388. #endif
  389. #ifdef CONFIG_I2C2_ENABLE
  390. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  391. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  392. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  393. clock_twi_onoff(2, 1);
  394. #elif defined(CONFIG_MACH_SUN5I)
  395. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  396. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  397. clock_twi_onoff(2, 1);
  398. #elif defined(CONFIG_MACH_SUN6I)
  399. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  400. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  401. clock_twi_onoff(2, 1);
  402. #elif defined(CONFIG_MACH_SUN8I)
  403. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  404. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  405. clock_twi_onoff(2, 1);
  406. #endif
  407. #endif
  408. #ifdef CONFIG_I2C3_ENABLE
  409. #if defined(CONFIG_MACH_SUN6I)
  410. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  411. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  412. clock_twi_onoff(3, 1);
  413. #elif defined(CONFIG_MACH_SUN7I)
  414. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  415. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  416. clock_twi_onoff(3, 1);
  417. #endif
  418. #endif
  419. #ifdef CONFIG_I2C4_ENABLE
  420. #if defined(CONFIG_MACH_SUN7I)
  421. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  422. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  423. clock_twi_onoff(4, 1);
  424. #endif
  425. #endif
  426. #ifdef CONFIG_R_I2C_ENABLE
  427. clock_twi_onoff(5, 1);
  428. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  429. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  430. #endif
  431. }
  432. #ifdef CONFIG_SPL_BUILD
  433. void sunxi_board_init(void)
  434. {
  435. int power_failed = 0;
  436. unsigned long ramsize;
  437. #ifdef CONFIG_SY8106A_POWER
  438. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  439. #endif
  440. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  441. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  442. defined CONFIG_AXP818_POWER
  443. power_failed = axp_init();
  444. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  445. defined CONFIG_AXP818_POWER
  446. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  447. #endif
  448. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  449. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  450. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  451. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  452. #endif
  453. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  454. defined CONFIG_AXP818_POWER
  455. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  456. #endif
  457. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  458. defined CONFIG_AXP818_POWER
  459. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  460. #endif
  461. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  462. #if !defined(CONFIG_AXP152_POWER)
  463. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  464. #endif
  465. #ifdef CONFIG_AXP209_POWER
  466. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  467. #endif
  468. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  469. defined(CONFIG_AXP818_POWER)
  470. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  471. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  472. #if !defined CONFIG_AXP809_POWER
  473. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  474. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  475. #endif
  476. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  477. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  478. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  479. #endif
  480. #ifdef CONFIG_AXP818_POWER
  481. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  482. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  483. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  484. #endif
  485. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  486. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  487. #endif
  488. #endif
  489. printf("DRAM:");
  490. ramsize = sunxi_dram_init();
  491. printf(" %d MiB\n", (int)(ramsize >> 20));
  492. if (!ramsize)
  493. hang();
  494. /*
  495. * Only clock up the CPU to full speed if we are reasonably
  496. * assured it's being powered with suitable core voltage
  497. */
  498. if (!power_failed)
  499. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  500. else
  501. printf("Failed to set core voltage! Can't set CPU frequency\n");
  502. }
  503. #endif
  504. #ifdef CONFIG_USB_GADGET
  505. int g_dnl_board_usb_cable_connected(void)
  506. {
  507. return sunxi_usb_phy_vbus_detect(0);
  508. }
  509. #endif
  510. #ifdef CONFIG_SERIAL_TAG
  511. void get_board_serial(struct tag_serialnr *serialnr)
  512. {
  513. char *serial_string;
  514. unsigned long long serial;
  515. serial_string = getenv("serial#");
  516. if (serial_string) {
  517. serial = simple_strtoull(serial_string, NULL, 16);
  518. serialnr->high = (unsigned int) (serial >> 32);
  519. serialnr->low = (unsigned int) (serial & 0xffffffff);
  520. } else {
  521. serialnr->high = 0;
  522. serialnr->low = 0;
  523. }
  524. }
  525. #endif
  526. /*
  527. * Check the SPL header for the "sunxi" variant. If found: parse values
  528. * that might have been passed by the loader ("fel" utility), and update
  529. * the environment accordingly.
  530. */
  531. static void parse_spl_header(const uint32_t spl_addr)
  532. {
  533. struct boot_file_head *spl = (void *)(ulong)spl_addr;
  534. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  535. return; /* signature mismatch, no usable header */
  536. uint8_t spl_header_version = spl->spl_signature[3];
  537. if (spl_header_version != SPL_HEADER_VERSION) {
  538. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  539. SPL_HEADER_VERSION, spl_header_version);
  540. return;
  541. }
  542. if (!spl->fel_script_address)
  543. return;
  544. if (spl->fel_uEnv_length != 0) {
  545. /*
  546. * data is expected in uEnv.txt compatible format, so "env
  547. * import -t" the string(s) at fel_script_address right away.
  548. */
  549. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  550. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  551. return;
  552. }
  553. /* otherwise assume .scr format (mkimage-type script) */
  554. setenv_hex("fel_scriptaddr", spl->fel_script_address);
  555. }
  556. /*
  557. * Note this function gets called multiple times.
  558. * It must not make any changes to env variables which already exist.
  559. */
  560. static void setup_environment(const void *fdt)
  561. {
  562. char serial_string[17] = { 0 };
  563. unsigned int sid[4];
  564. uint8_t mac_addr[6];
  565. char ethaddr[16];
  566. int i, ret;
  567. ret = sunxi_get_sid(sid);
  568. if (ret == 0 && sid[0] != 0) {
  569. /*
  570. * The single words 1 - 3 of the SID have quite a few bits
  571. * which are the same on many models, so we take a crc32
  572. * of all 3 words, to get a more unique value.
  573. *
  574. * Note we only do this on newer SoCs as we cannot change
  575. * the algorithm on older SoCs since those have been using
  576. * fixed mac-addresses based on only using word 3 for a
  577. * long time and changing a fixed mac-address with an
  578. * u-boot update is not good.
  579. */
  580. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  581. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  582. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  583. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  584. #endif
  585. /* Ensure the NIC specific bytes of the mac are not all 0 */
  586. if ((sid[3] & 0xffffff) == 0)
  587. sid[3] |= 0x800000;
  588. for (i = 0; i < 4; i++) {
  589. sprintf(ethaddr, "ethernet%d", i);
  590. if (!fdt_get_alias(fdt, ethaddr))
  591. continue;
  592. if (i == 0)
  593. strcpy(ethaddr, "ethaddr");
  594. else
  595. sprintf(ethaddr, "eth%daddr", i);
  596. if (getenv(ethaddr))
  597. continue;
  598. /* Non OUI / registered MAC address */
  599. mac_addr[0] = (i << 4) | 0x02;
  600. mac_addr[1] = (sid[0] >> 0) & 0xff;
  601. mac_addr[2] = (sid[3] >> 24) & 0xff;
  602. mac_addr[3] = (sid[3] >> 16) & 0xff;
  603. mac_addr[4] = (sid[3] >> 8) & 0xff;
  604. mac_addr[5] = (sid[3] >> 0) & 0xff;
  605. eth_setenv_enetaddr(ethaddr, mac_addr);
  606. }
  607. if (!getenv("serial#")) {
  608. snprintf(serial_string, sizeof(serial_string),
  609. "%08x%08x", sid[0], sid[3]);
  610. setenv("serial#", serial_string);
  611. }
  612. }
  613. }
  614. int misc_init_r(void)
  615. {
  616. __maybe_unused int ret;
  617. setenv("fel_booted", NULL);
  618. setenv("fel_scriptaddr", NULL);
  619. /* determine if we are running in FEL mode */
  620. if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
  621. setenv("fel_booted", "1");
  622. parse_spl_header(SPL_ADDR);
  623. }
  624. setup_environment(gd->fdt_blob);
  625. #ifndef CONFIG_MACH_SUN9I
  626. ret = sunxi_usb_phy_probe();
  627. if (ret)
  628. return ret;
  629. #endif
  630. sunxi_musb_board_init();
  631. return 0;
  632. }
  633. int ft_board_setup(void *blob, bd_t *bd)
  634. {
  635. int __maybe_unused r;
  636. /*
  637. * Call setup_environment again in case the boot fdt has
  638. * ethernet aliases the u-boot copy does not have.
  639. */
  640. setup_environment(blob);
  641. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  642. r = sunxi_simplefb_setup(blob);
  643. if (r)
  644. return r;
  645. #endif
  646. return 0;
  647. }