ahci.c 1.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. #include <common.h>
  2. #include <ahci.h>
  3. #include <scsi.h>
  4. #include <errno.h>
  5. #include <asm/io.h>
  6. #include <asm/gpio.h>
  7. #define AHCI_PHYCS0R 0x00c0
  8. #define AHCI_PHYCS1R 0x00c4
  9. #define AHCI_PHYCS2R 0x00c8
  10. #define AHCI_RWCR 0x00fc
  11. /* This magic PHY initialisation was taken from the Allwinner releases
  12. * and Linux driver, but is completely undocumented.
  13. */
  14. static int sunxi_ahci_phy_init(u32 base)
  15. {
  16. u8 *reg_base = (u8 *)base;
  17. u32 reg_val;
  18. int timeout;
  19. writel(0, reg_base + AHCI_RWCR);
  20. mdelay(5);
  21. setbits_le32(reg_base + AHCI_PHYCS1R, 0x1 << 19);
  22. clrsetbits_le32(reg_base + AHCI_PHYCS0R,
  23. (0x7 << 24),
  24. (0x5 << 24) | (0x1 << 23) | (0x1 << 18));
  25. clrsetbits_le32(reg_base + AHCI_PHYCS1R,
  26. (0x3 << 16) | (0x1f << 8) | (0x3 << 6),
  27. (0x2 << 16) | (0x6 << 8) | (0x2 << 6));
  28. setbits_le32(reg_base + AHCI_PHYCS1R, (0x1 << 28) | (0x1 << 15));
  29. clrbits_le32(reg_base + AHCI_PHYCS1R, (0x1 << 19));
  30. clrsetbits_le32(reg_base + AHCI_PHYCS0R, (0x7 << 20), (0x3 << 20));
  31. clrsetbits_le32(reg_base + AHCI_PHYCS2R, (0x1f << 5), (0x19 << 5));
  32. mdelay(5);
  33. setbits_le32(reg_base + AHCI_PHYCS0R, (0x1 << 19));
  34. timeout = 250; /* Power up takes approx 50 us */
  35. for (;;) {
  36. reg_val = readl(reg_base + AHCI_PHYCS0R) & (0x7 << 28);
  37. if (reg_val == (0x2 << 28))
  38. break;
  39. if (--timeout == 0) {
  40. printf("AHCI PHY power up failed.\n");
  41. return -EIO;
  42. }
  43. udelay(1);
  44. };
  45. setbits_le32(reg_base + AHCI_PHYCS2R, (0x1 << 24));
  46. timeout = 100; /* Calibration takes approx 10 us */
  47. for (;;) {
  48. reg_val = readl(reg_base + AHCI_PHYCS2R) & (0x1 << 24);
  49. if (reg_val == 0x0)
  50. break;
  51. if (--timeout == 0) {
  52. printf("AHCI PHY calibration failed.\n");
  53. return -EIO;
  54. }
  55. udelay(1);
  56. }
  57. mdelay(15);
  58. writel(0x7, reg_base + AHCI_RWCR);
  59. return 0;
  60. }
  61. void scsi_init(void)
  62. {
  63. if (sunxi_ahci_phy_init(SUNXI_SATA_BASE) < 0)
  64. return;
  65. ahci_init((void __iomem *)SUNXI_SATA_BASE);
  66. }