stm32f429-discovery.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * (C) Copyright 2011, 2012, 2013
  3. * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com
  4. * Alexander Potashev, Emcraft Systems, aspotashev@emcraft.com
  5. * Vladimir Khusainov, Emcraft Systems, vlad@emcraft.com
  6. * Pavel Boldin, Emcraft Systems, paboldin@emcraft.com
  7. *
  8. * (C) Copyright 2015
  9. * Kamil Lulko, <kamil.lulko@gmail.com>
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <asm/io.h>
  15. #include <asm/armv7m.h>
  16. #include <asm/arch/stm32.h>
  17. #include <asm/arch/gpio.h>
  18. #include <asm/arch/fmc.h>
  19. #include <dm/platdata.h>
  20. #include <dm/platform_data/serial_stm32.h>
  21. #include <asm/arch/stm32_periph.h>
  22. #include <asm/arch/stm32_defs.h>
  23. DECLARE_GLOBAL_DATA_PTR;
  24. const struct stm32_gpio_ctl gpio_ctl_gpout = {
  25. .mode = STM32_GPIO_MODE_OUT,
  26. .otype = STM32_GPIO_OTYPE_PP,
  27. .speed = STM32_GPIO_SPEED_50M,
  28. .pupd = STM32_GPIO_PUPD_NO,
  29. .af = STM32_GPIO_AF0
  30. };
  31. const struct stm32_gpio_ctl gpio_ctl_usart = {
  32. .mode = STM32_GPIO_MODE_AF,
  33. .otype = STM32_GPIO_OTYPE_PP,
  34. .speed = STM32_GPIO_SPEED_50M,
  35. .pupd = STM32_GPIO_PUPD_UP,
  36. .af = STM32_GPIO_USART
  37. };
  38. static const struct stm32_gpio_dsc usart_gpio[] = {
  39. {STM32_GPIO_PORT_X, STM32_GPIO_PIN_TX}, /* TX */
  40. {STM32_GPIO_PORT_X, STM32_GPIO_PIN_RX}, /* RX */
  41. };
  42. int uart_setup_gpio(void)
  43. {
  44. int i;
  45. int rv = 0;
  46. clock_setup(GPIO_A_CLOCK_CFG);
  47. for (i = 0; i < ARRAY_SIZE(usart_gpio); i++) {
  48. rv = stm32_gpio_config(&usart_gpio[i], &gpio_ctl_usart);
  49. if (rv)
  50. goto out;
  51. }
  52. out:
  53. return rv;
  54. }
  55. const struct stm32_gpio_ctl gpio_ctl_fmc = {
  56. .mode = STM32_GPIO_MODE_AF,
  57. .otype = STM32_GPIO_OTYPE_PP,
  58. .speed = STM32_GPIO_SPEED_100M,
  59. .pupd = STM32_GPIO_PUPD_NO,
  60. .af = STM32_GPIO_AF12
  61. };
  62. static const struct stm32_gpio_dsc ext_ram_fmc_gpio[] = {
  63. /* Chip is LQFP144, see DM00077036.pdf for details */
  64. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_10}, /* 79, FMC_D15 */
  65. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_9}, /* 78, FMC_D14 */
  66. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_8}, /* 77, FMC_D13 */
  67. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_15}, /* 68, FMC_D12 */
  68. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_14}, /* 67, FMC_D11 */
  69. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_13}, /* 66, FMC_D10 */
  70. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_12}, /* 65, FMC_D9 */
  71. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_11}, /* 64, FMC_D8 */
  72. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_10}, /* 63, FMC_D7 */
  73. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_9}, /* 60, FMC_D6 */
  74. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_8}, /* 59, FMC_D5 */
  75. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_7}, /* 58, FMC_D4 */
  76. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_1}, /* 115, FMC_D3 */
  77. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_0}, /* 114, FMC_D2 */
  78. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_15}, /* 86, FMC_D1 */
  79. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_14}, /* 85, FMC_D0 */
  80. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_1}, /* 142, FMC_NBL1 */
  81. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_0}, /* 141, FMC_NBL0 */
  82. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_5}, /* 90, FMC_A15, BA1 */
  83. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_4}, /* 89, FMC_A14, BA0 */
  84. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_1}, /* 57, FMC_A11 */
  85. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_0}, /* 56, FMC_A10 */
  86. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_15}, /* 55, FMC_A9 */
  87. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_14}, /* 54, FMC_A8 */
  88. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_13}, /* 53, FMC_A7 */
  89. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_12}, /* 50, FMC_A6 */
  90. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_5}, /* 15, FMC_A5 */
  91. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_4}, /* 14, FMC_A4 */
  92. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_3}, /* 13, FMC_A3 */
  93. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_2}, /* 12, FMC_A2 */
  94. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_1}, /* 11, FMC_A1 */
  95. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_0}, /* 10, FMC_A0 */
  96. {STM32_GPIO_PORT_B, STM32_GPIO_PIN_6}, /* 136, SDRAM_NE */
  97. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_11}, /* 49, SDRAM_NRAS */
  98. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_15}, /* 132, SDRAM_NCAS */
  99. {STM32_GPIO_PORT_C, STM32_GPIO_PIN_0}, /* 26, SDRAM_NWE */
  100. {STM32_GPIO_PORT_B, STM32_GPIO_PIN_5}, /* 135, SDRAM_CKE */
  101. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_8}, /* 93, SDRAM_CLK */
  102. };
  103. static int fmc_setup_gpio(void)
  104. {
  105. int rv = 0;
  106. int i;
  107. clock_setup(GPIO_B_CLOCK_CFG);
  108. clock_setup(GPIO_C_CLOCK_CFG);
  109. clock_setup(GPIO_D_CLOCK_CFG);
  110. clock_setup(GPIO_E_CLOCK_CFG);
  111. clock_setup(GPIO_F_CLOCK_CFG);
  112. clock_setup(GPIO_G_CLOCK_CFG);
  113. for (i = 0; i < ARRAY_SIZE(ext_ram_fmc_gpio); i++) {
  114. rv = stm32_gpio_config(&ext_ram_fmc_gpio[i],
  115. &gpio_ctl_fmc);
  116. if (rv)
  117. goto out;
  118. }
  119. out:
  120. return rv;
  121. }
  122. /*
  123. * STM32 RCC FMC specific definitions
  124. */
  125. #define STM32_RCC_ENR_FMC (1 << 0) /* FMC module clock */
  126. static inline u32 _ns2clk(u32 ns, u32 freq)
  127. {
  128. u32 tmp = freq/1000000;
  129. return (tmp * ns) / 1000;
  130. }
  131. #define NS2CLK(ns) (_ns2clk(ns, freq))
  132. /*
  133. * Following are timings for IS42S16400J, from corresponding datasheet
  134. */
  135. #define SDRAM_CAS 3 /* 3 cycles */
  136. #define SDRAM_NB 1 /* Number of banks */
  137. #define SDRAM_MWID 1 /* 16 bit memory */
  138. #define SDRAM_NR 0x1 /* 12-bit row */
  139. #define SDRAM_NC 0x0 /* 8-bit col */
  140. #define SDRAM_RBURST 0x1 /* Single read requests always as bursts */
  141. #define SDRAM_RPIPE 0x0 /* No HCLK clock cycle delay */
  142. #define SDRAM_TRRD (NS2CLK(14) - 1)
  143. #define SDRAM_TRCD (NS2CLK(15) - 1)
  144. #define SDRAM_TRP (NS2CLK(15) - 1)
  145. #define SDRAM_TRAS (NS2CLK(42) - 1)
  146. #define SDRAM_TRC (NS2CLK(63) - 1)
  147. #define SDRAM_TRFC (NS2CLK(63) - 1)
  148. #define SDRAM_TCDL (1 - 1)
  149. #define SDRAM_TRDL (2 - 1)
  150. #define SDRAM_TBDL (1 - 1)
  151. #define SDRAM_TREF 1386
  152. #define SDRAM_TCCD (1 - 1)
  153. #define SDRAM_TXSR (NS2CLK(70) - 1)/* Row cycle time after precharge */
  154. #define SDRAM_TMRD (3 - 1) /* Page 10, Mode Register Set */
  155. /* Last data-in to row precharge, need also comply ineq from RM 37.7.5 */
  156. #define SDRAM_TWR max(\
  157. (int)max((int)SDRAM_TRDL, (int)(SDRAM_TRAS - SDRAM_TRCD - 1)), \
  158. (int)(SDRAM_TRC - SDRAM_TRCD - SDRAM_TRP - 2)\
  159. )
  160. #define SDRAM_MODE_BL_SHIFT 0
  161. #define SDRAM_MODE_CAS_SHIFT 4
  162. #define SDRAM_MODE_BL 0
  163. #define SDRAM_MODE_CAS SDRAM_CAS
  164. int dram_init(void)
  165. {
  166. u32 freq;
  167. int rv;
  168. rv = fmc_setup_gpio();
  169. if (rv)
  170. return rv;
  171. setbits_le32(&STM32_RCC->ahb3enr, STM32_RCC_ENR_FMC);
  172. /*
  173. * Get frequency for NS2CLK calculation.
  174. */
  175. freq = clock_get(CLOCK_AHB) / CONFIG_SYS_RAM_FREQ_DIV;
  176. writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT
  177. | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT
  178. | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT,
  179. &STM32_SDRAM_FMC->sdcr1);
  180. writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT
  181. | SDRAM_CAS << FMC_SDCR_CAS_SHIFT
  182. | SDRAM_NB << FMC_SDCR_NB_SHIFT
  183. | SDRAM_MWID << FMC_SDCR_MWID_SHIFT
  184. | SDRAM_NR << FMC_SDCR_NR_SHIFT
  185. | SDRAM_NC << FMC_SDCR_NC_SHIFT
  186. | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT
  187. | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT,
  188. &STM32_SDRAM_FMC->sdcr2);
  189. writel(SDRAM_TRP << FMC_SDTR_TRP_SHIFT
  190. | SDRAM_TRC << FMC_SDTR_TRC_SHIFT,
  191. &STM32_SDRAM_FMC->sdtr1);
  192. writel(SDRAM_TRCD << FMC_SDTR_TRCD_SHIFT
  193. | SDRAM_TRP << FMC_SDTR_TRP_SHIFT
  194. | SDRAM_TWR << FMC_SDTR_TWR_SHIFT
  195. | SDRAM_TRC << FMC_SDTR_TRC_SHIFT
  196. | SDRAM_TRAS << FMC_SDTR_TRAS_SHIFT
  197. | SDRAM_TXSR << FMC_SDTR_TXSR_SHIFT
  198. | SDRAM_TMRD << FMC_SDTR_TMRD_SHIFT,
  199. &STM32_SDRAM_FMC->sdtr2);
  200. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_START_CLOCK,
  201. &STM32_SDRAM_FMC->sdcmr);
  202. udelay(200); /* 200 us delay, page 10, "Power-Up" */
  203. FMC_BUSY_WAIT();
  204. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_PRECHARGE,
  205. &STM32_SDRAM_FMC->sdcmr);
  206. udelay(100);
  207. FMC_BUSY_WAIT();
  208. writel((FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_AUTOREFRESH
  209. | 7 << FMC_SDCMR_NRFS_SHIFT), &STM32_SDRAM_FMC->sdcmr);
  210. udelay(100);
  211. FMC_BUSY_WAIT();
  212. writel(FMC_SDCMR_BANK_2 | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
  213. | SDRAM_MODE_CAS << SDRAM_MODE_CAS_SHIFT)
  214. << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
  215. &STM32_SDRAM_FMC->sdcmr);
  216. udelay(100);
  217. FMC_BUSY_WAIT();
  218. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_NORMAL,
  219. &STM32_SDRAM_FMC->sdcmr);
  220. FMC_BUSY_WAIT();
  221. /* Refresh timer */
  222. writel(SDRAM_TREF, &STM32_SDRAM_FMC->sdrtr);
  223. /*
  224. * Fill in global info with description of SRAM configuration
  225. */
  226. gd->bd->bi_dram[0].start = CONFIG_SYS_RAM_BASE;
  227. gd->bd->bi_dram[0].size = CONFIG_SYS_RAM_SIZE;
  228. gd->ram_size = CONFIG_SYS_RAM_SIZE;
  229. return rv;
  230. }
  231. static const struct stm32_serial_platdata serial_platdata = {
  232. .base = (struct stm32_usart *)STM32_USART1_BASE,
  233. };
  234. U_BOOT_DEVICE(stm32_serials) = {
  235. .name = "serial_stm32",
  236. .platdata = &serial_platdata,
  237. };
  238. u32 get_board_rev(void)
  239. {
  240. return 0;
  241. }
  242. int board_early_init_f(void)
  243. {
  244. int res;
  245. res = uart_setup_gpio();
  246. if (res)
  247. return res;
  248. clock_setup(USART1_CLOCK_CFG);
  249. return 0;
  250. }
  251. int board_init(void)
  252. {
  253. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  254. return 0;
  255. }
  256. #ifdef CONFIG_MISC_INIT_R
  257. int misc_init_r(void)
  258. {
  259. char serialno[25];
  260. uint32_t u_id_low, u_id_mid, u_id_high;
  261. if (!getenv("serial#")) {
  262. u_id_low = readl(&STM32_U_ID->u_id_low);
  263. u_id_mid = readl(&STM32_U_ID->u_id_mid);
  264. u_id_high = readl(&STM32_U_ID->u_id_high);
  265. sprintf(serialno, "%08x%08x%08x",
  266. u_id_high, u_id_mid, u_id_low);
  267. setenv("serial#", serialno);
  268. }
  269. return 0;
  270. }
  271. #endif