tlb.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * (C) Copyright 2008
  3. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  4. *
  5. * Copyright 2008 Freescale Semiconductor, Inc.
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <asm/mmu.h>
  14. struct fsl_e_tlb_entry tlb_table[] = {
  15. /* TLB 0 - for temp stack in cache */
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  26. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  27. 0, 0, BOOKE_PAGESZ_4K, 0),
  28. /*
  29. * TLB 1: 64M Non-cacheable, guarded
  30. * 0xfc000000 64M FLASH
  31. * Out of reset this entry is only 4K.
  32. */
  33. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  34. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  35. 0, 1, BOOKE_PAGESZ_64M, 1),
  36. /*
  37. * TLB 2: 256M Non-cacheable, guarded
  38. * 0x80000000 256M PCI1 MEM First half
  39. */
  40. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  41. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  42. 0, 2, BOOKE_PAGESZ_256M, 1),
  43. /*
  44. * TLB 3: 256M Non-cacheable, guarded
  45. * 0x90000000 256M PCI1 MEM Second half
  46. */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  48. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  49. 0, 3, BOOKE_PAGESZ_256M, 1),
  50. #if defined(CONFIG_SYS_FPGA_BASE)
  51. /*
  52. * TLB 4: 1M Non-cacheable, guarded
  53. * 0xc0000000 1M FPGA and NAND
  54. */
  55. SET_TLB_ENTRY(1, CONFIG_SYS_FPGA_BASE, CONFIG_SYS_FPGA_BASE,
  56. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  57. 0, 4, BOOKE_PAGESZ_1M, 1),
  58. #endif
  59. /*
  60. * TLB 5: 64M Non-cacheable, guarded
  61. * 0xc8000000 16M LIME GDC framebuffer
  62. * 0xc9fc0000 256K LIME GDC MMIO
  63. * (0xcbfc0000 256K LIME GDC MMIO)
  64. * MMIO is relocatable and could be at 0xcbfc0000
  65. */
  66. SET_TLB_ENTRY(1, CONFIG_SYS_LIME_BASE, CONFIG_SYS_LIME_BASE,
  67. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  68. 0, 5, BOOKE_PAGESZ_64M, 1),
  69. /*
  70. * TLB 6: 64M Non-cacheable, guarded
  71. * 0xe000_0000 1M CCSRBAR
  72. * 0xe200_0000 16M PCI1 IO
  73. */
  74. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  75. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  76. 0, 6, BOOKE_PAGESZ_64M, 1),
  77. #if !defined(CONFIG_SPD_EEPROM)
  78. /*
  79. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  80. * 0x00000000 512M DDR System memory
  81. * Without SPD EEPROM configured DDR, this must be setup manually.
  82. * Make sure the TLB count at the top of this table is correct.
  83. * Likely it needs to be increased by two for these entries.
  84. */
  85. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  86. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  87. 0, 7, BOOKE_PAGESZ_256M, 1),
  88. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  89. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  90. 0, 8, BOOKE_PAGESZ_256M, 1),
  91. #endif
  92. };
  93. int num_tlb_entries = ARRAY_SIZE(tlb_table);