sbc8641d.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman joe.hamman@embeddedspecialties.com
  5. *
  6. * Copyright 2004 Freescale Semiconductor.
  7. * Jeff Brown
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. #include <common.h>
  15. #include <command.h>
  16. #include <pci.h>
  17. #include <asm/processor.h>
  18. #include <asm/immap_86xx.h>
  19. #include <asm/fsl_pci.h>
  20. #include <fsl_ddr_sdram.h>
  21. #include <asm/fsl_serdes.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. long int fixed_sdram (void);
  25. int board_early_init_f (void)
  26. {
  27. return 0;
  28. }
  29. int checkboard (void)
  30. {
  31. puts ("Board: Wind River SBC8641D\n");
  32. return 0;
  33. }
  34. phys_size_t initdram (int board_type)
  35. {
  36. long dram_size = 0;
  37. #if defined(CONFIG_SPD_EEPROM)
  38. dram_size = fsl_ddr_sdram();
  39. #else
  40. dram_size = fixed_sdram ();
  41. #endif
  42. debug (" DDR: ");
  43. return dram_size;
  44. }
  45. #if defined(CONFIG_SYS_DRAM_TEST)
  46. int testdram (void)
  47. {
  48. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  49. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  50. uint *p;
  51. puts ("SDRAM test phase 1:\n");
  52. for (p = pstart; p < pend; p++)
  53. *p = 0xaaaaaaaa;
  54. for (p = pstart; p < pend; p++) {
  55. if (*p != 0xaaaaaaaa) {
  56. printf ("SDRAM test fails at: %08x\n", (uint) p);
  57. return 1;
  58. }
  59. }
  60. puts ("SDRAM test phase 2:\n");
  61. for (p = pstart; p < pend; p++)
  62. *p = 0x55555555;
  63. for (p = pstart; p < pend; p++) {
  64. if (*p != 0x55555555) {
  65. printf ("SDRAM test fails at: %08x\n", (uint) p);
  66. return 1;
  67. }
  68. }
  69. puts ("SDRAM test passed.\n");
  70. return 0;
  71. }
  72. #endif
  73. #if !defined(CONFIG_SPD_EEPROM)
  74. /*
  75. * Fixed sdram init -- doesn't use serial presence detect.
  76. */
  77. long int fixed_sdram (void)
  78. {
  79. #if !defined(CONFIG_SYS_RAMBOOT)
  80. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  81. volatile struct ccsr_ddr *ddr = &immap->im_ddr1;
  82. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  83. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  84. ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
  85. ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
  86. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  87. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  88. ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
  89. ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
  90. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  91. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  92. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  93. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  94. ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1A;
  95. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
  96. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  97. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  98. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTL;
  99. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  100. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  101. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  102. asm ("sync;isync");
  103. udelay (500);
  104. ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1B;
  105. asm ("sync; isync");
  106. udelay (500);
  107. ddr = &immap->im_ddr2;
  108. ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
  109. ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
  110. ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
  111. ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
  112. ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
  113. ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
  114. ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
  115. ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
  116. ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
  117. ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
  118. ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
  119. ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
  120. ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1A;
  121. ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
  122. ddr->sdram_mode = CONFIG_SYS_DDR2_MODE_1;
  123. ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
  124. ddr->sdram_md_cntl = CONFIG_SYS_DDR2_MODE_CTL;
  125. ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
  126. ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
  127. ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
  128. asm ("sync;isync");
  129. udelay (500);
  130. ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1B;
  131. asm ("sync; isync");
  132. udelay (500);
  133. #endif
  134. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  135. }
  136. #endif /* !defined(CONFIG_SPD_EEPROM) */
  137. #if defined(CONFIG_PCI)
  138. /*
  139. * Initialize PCI Devices, report devices found.
  140. */
  141. void pci_init_board(void)
  142. {
  143. fsl_pcie_init_board(0);
  144. }
  145. #endif /* CONFIG_PCI */
  146. #if defined(CONFIG_OF_BOARD_SETUP)
  147. int ft_board_setup(void *blob, bd_t *bd)
  148. {
  149. ft_cpu_setup(blob, bd);
  150. FT_FSL_PCI_SETUP;
  151. return 0;
  152. }
  153. #endif
  154. void sbc8641d_reset_board (void)
  155. {
  156. puts ("Resetting board....\n");
  157. }
  158. /*
  159. * get_board_sys_clk
  160. * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
  161. */
  162. unsigned long get_board_sys_clk (ulong dummy)
  163. {
  164. int i;
  165. ulong val = 0;
  166. i = 5;
  167. i &= 0x07;
  168. switch (i) {
  169. case 0:
  170. val = 33000000;
  171. break;
  172. case 1:
  173. val = 40000000;
  174. break;
  175. case 2:
  176. val = 50000000;
  177. break;
  178. case 3:
  179. val = 66000000;
  180. break;
  181. case 4:
  182. val = 83000000;
  183. break;
  184. case 5:
  185. val = 100000000;
  186. break;
  187. case 6:
  188. val = 134000000;
  189. break;
  190. case 7:
  191. val = 166000000;
  192. break;
  193. }
  194. return val;
  195. }
  196. void board_reset(void)
  197. {
  198. #ifdef CONFIG_SYS_RESET_ADDRESS
  199. ulong addr = CONFIG_SYS_RESET_ADDRESS;
  200. /* flush and disable I/D cache */
  201. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  202. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  203. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  204. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  205. __asm__ __volatile__ ("sync");
  206. __asm__ __volatile__ ("mtspr 1008, 4");
  207. __asm__ __volatile__ ("isync");
  208. __asm__ __volatile__ ("sync");
  209. __asm__ __volatile__ ("mtspr 1008, 5");
  210. __asm__ __volatile__ ("isync");
  211. __asm__ __volatile__ ("sync");
  212. /*
  213. * SRR0 has system reset vector, SRR1 has default MSR value
  214. * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
  215. */
  216. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  217. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  218. __asm__ __volatile__ ("mtspr 27, 4");
  219. __asm__ __volatile__ ("rfi");
  220. #endif
  221. }