tlb.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  18. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  19. 0, 0, BOOKE_PAGESZ_4K, 0),
  20. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  21. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  22. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  23. 0, 0, BOOKE_PAGESZ_4K, 0),
  24. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  25. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  26. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  27. 0, 0, BOOKE_PAGESZ_4K, 0),
  28. /*
  29. * TLB 0: 64M Non-cacheable, guarded
  30. * 0xfc000000 56M unused
  31. * 0xff800000 8M boot FLASH
  32. * .... or ....
  33. * 0xfc000000 64M user flash
  34. *
  35. * Out of reset this entry is only 4K.
  36. */
  37. SET_TLB_ENTRY(1, 0xfc000000, 0xfc000000,
  38. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  39. 0, 0, BOOKE_PAGESZ_64M, 1),
  40. /*
  41. * TLB 1: 1G Non-cacheable, guarded
  42. * 0x80000000 512M PCI1 MEM
  43. * 0xa0000000 512M PCIe MEM
  44. */
  45. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 1, BOOKE_PAGESZ_1G, 1),
  48. /*
  49. * TLB 2: 64M Non-cacheable, guarded
  50. * 0xe0000000 1M CCSRBAR
  51. * 0xe2000000 8M PCI1 IO
  52. * 0xe2800000 8M PCIe IO
  53. */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 2, BOOKE_PAGESZ_64M, 1),
  57. #ifdef CONFIG_SYS_LBC_SDRAM_BASE
  58. /*
  59. * TLB 3: 64M Cacheable, non-guarded
  60. * 0xf0000000 64M LBC SDRAM First half
  61. */
  62. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  63. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  64. 0, 3, BOOKE_PAGESZ_64M, 1),
  65. /*
  66. * TLB 4: 64M Cacheable, non-guarded
  67. * 0xf4000000 64M LBC SDRAM Second half
  68. */
  69. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
  70. CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
  71. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  72. 0, 4, BOOKE_PAGESZ_64M, 1),
  73. #endif
  74. /*
  75. * TLB 5: 16M Cacheable, non-guarded
  76. * 0xf8000000 1M 7-segment LED display
  77. * 0xf8100000 1M User switches
  78. * 0xf8300000 1M Board revision
  79. * 0xf8b00000 1M EEPROM
  80. */
  81. SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
  82. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  83. 0, 5, BOOKE_PAGESZ_16M, 1),
  84. #ifndef CONFIG_SYS_ALT_BOOT
  85. /*
  86. * TLB 6: 64M Non-cacheable, guarded
  87. * 0xec000000 64M 64MB user FLASH
  88. */
  89. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
  90. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  91. 0, 6, BOOKE_PAGESZ_64M, 1),
  92. #else
  93. /*
  94. * TLB 6: 4M Non-cacheable, guarded
  95. * 0xef800000 4M 1st 1/2 8MB soldered FLASH
  96. */
  97. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
  98. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  99. 0, 6, BOOKE_PAGESZ_4M, 1),
  100. /*
  101. * TLB 7: 4M Non-cacheable, guarded
  102. * 0xefc00000 4M 2nd half 8MB soldered FLASH
  103. */
  104. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
  105. CONFIG_SYS_ALT_FLASH + 0x400000,
  106. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  107. 0, 7, BOOKE_PAGESZ_4M, 1),
  108. #endif
  109. };
  110. int num_tlb_entries = ARRAY_SIZE(tlb_table);