alt.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * board/renesas/alt/alt.c
  3. *
  4. * Copyright (C) 2014, 2015 Renesas Electronics Corporation
  5. *
  6. * SPDX-License-Identifier: GPL-2.0
  7. */
  8. #include <common.h>
  9. #include <malloc.h>
  10. #include <dm.h>
  11. #include <dm/platform_data/serial_sh.h>
  12. #include <asm/processor.h>
  13. #include <asm/mach-types.h>
  14. #include <asm/io.h>
  15. #include <linux/errno.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/gpio.h>
  18. #include <asm/arch/rmobile.h>
  19. #include <asm/arch/rcar-mstp.h>
  20. #include <asm/arch/mmc.h>
  21. #include <asm/arch/sh_sdhi.h>
  22. #include <netdev.h>
  23. #include <miiphy.h>
  24. #include <i2c.h>
  25. #include <div64.h>
  26. #include "qos.h"
  27. DECLARE_GLOBAL_DATA_PTR;
  28. #define CLK2MHZ(clk) (clk / 1000 / 1000)
  29. void s_init(void)
  30. {
  31. struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
  32. struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
  33. /* Watchdog init */
  34. writel(0xA5A5A500, &rwdt->rwtcsra);
  35. writel(0xA5A5A500, &swdt->swtcsra);
  36. /* QoS */
  37. qos_init();
  38. }
  39. #define TMU0_MSTP125 (1 << 25)
  40. #define SCIF2_MSTP719 (1 << 19)
  41. #define ETHER_MSTP813 (1 << 13)
  42. #define IIC1_MSTP323 (1 << 23)
  43. #define MMC0_MSTP315 (1 << 15)
  44. #define SDHI0_MSTP314 (1 << 14)
  45. #define SDHI1_MSTP312 (1 << 12)
  46. #define SD1CKCR 0xE6150078
  47. #define SD1_97500KHZ 0x7
  48. int board_early_init_f(void)
  49. {
  50. /* TMU */
  51. mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
  52. /* SCIF2 */
  53. mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF2_MSTP719);
  54. /* ETHER */
  55. mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
  56. /* IIC1 / sh-i2c ch1 */
  57. mstp_clrbits_le32(MSTPSR3, SMSTPCR3, IIC1_MSTP323);
  58. #ifdef CONFIG_SH_MMCIF
  59. /* MMC */
  60. mstp_clrbits_le32(MSTPSR3, SMSTPCR3, MMC0_MSTP315);
  61. #endif
  62. #ifdef CONFIG_SH_SDHI
  63. /* SDHI0, 1 */
  64. mstp_clrbits_le32(MSTPSR3, SMSTPCR3, SDHI0_MSTP314 | SDHI1_MSTP312);
  65. /*
  66. * SD0 clock is set to 97.5MHz by default.
  67. * Set SD1 to the 97.5MHz as well.
  68. */
  69. writel(SD1_97500KHZ, SD1CKCR);
  70. #endif
  71. return 0;
  72. }
  73. int board_init(void)
  74. {
  75. /* adress of boot parameters */
  76. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  77. /* Init PFC controller */
  78. r8a7794_pinmux_init();
  79. /* Ether Enable */
  80. #if defined(CONFIG_R8A7794_ETHERNET_B)
  81. gpio_request(GPIO_FN_ETH_CRS_DV_B, NULL);
  82. gpio_request(GPIO_FN_ETH_RX_ER_B, NULL);
  83. gpio_request(GPIO_FN_ETH_RXD0_B, NULL);
  84. gpio_request(GPIO_FN_ETH_RXD1_B, NULL);
  85. gpio_request(GPIO_FN_ETH_LINK_B, NULL);
  86. gpio_request(GPIO_FN_ETH_REFCLK_B, NULL);
  87. gpio_request(GPIO_FN_ETH_MDIO_B, NULL);
  88. gpio_request(GPIO_FN_ETH_TXD1_B, NULL);
  89. gpio_request(GPIO_FN_ETH_TX_EN_B, NULL);
  90. gpio_request(GPIO_FN_ETH_MAGIC_B, NULL);
  91. gpio_request(GPIO_FN_ETH_TXD0_B, NULL);
  92. gpio_request(GPIO_FN_ETH_MDC_B, NULL);
  93. #else
  94. gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
  95. gpio_request(GPIO_FN_ETH_RX_ER, NULL);
  96. gpio_request(GPIO_FN_ETH_RXD0, NULL);
  97. gpio_request(GPIO_FN_ETH_RXD1, NULL);
  98. gpio_request(GPIO_FN_ETH_LINK, NULL);
  99. gpio_request(GPIO_FN_ETH_REFCLK, NULL);
  100. gpio_request(GPIO_FN_ETH_MDIO, NULL);
  101. gpio_request(GPIO_FN_ETH_TXD1, NULL);
  102. gpio_request(GPIO_FN_ETH_TX_EN, NULL);
  103. gpio_request(GPIO_FN_ETH_MAGIC, NULL);
  104. gpio_request(GPIO_FN_ETH_TXD0, NULL);
  105. gpio_request(GPIO_FN_ETH_MDC, NULL);
  106. #endif
  107. gpio_request(GPIO_FN_IRQ8, NULL);
  108. /* PHY reset */
  109. gpio_request(GPIO_GP_1_24, NULL);
  110. gpio_direction_output(GPIO_GP_1_24, 0);
  111. mdelay(20);
  112. gpio_set_value(GPIO_GP_1_24, 1);
  113. udelay(1);
  114. return 0;
  115. }
  116. #define CXR24 0xEE7003C0 /* MAC address high register */
  117. #define CXR25 0xEE7003C8 /* MAC address low register */
  118. int board_eth_init(bd_t *bis)
  119. {
  120. #ifdef CONFIG_SH_ETHER
  121. int ret = -ENODEV;
  122. u32 val;
  123. unsigned char enetaddr[6];
  124. ret = sh_eth_initialize(bis);
  125. if (!eth_getenv_enetaddr("ethaddr", enetaddr))
  126. return ret;
  127. /* Set Mac address */
  128. val = enetaddr[0] << 24 | enetaddr[1] << 16 |
  129. enetaddr[2] << 8 | enetaddr[3];
  130. writel(val, CXR24);
  131. val = enetaddr[4] << 8 | enetaddr[5];
  132. writel(val, CXR25);
  133. return ret;
  134. #else
  135. return 0;
  136. #endif
  137. }
  138. int board_mmc_init(bd_t *bis)
  139. {
  140. int ret = -ENODEV;
  141. #ifdef CONFIG_SH_MMCIF
  142. gpio_request(GPIO_GP_4_31, NULL);
  143. gpio_set_value(GPIO_GP_4_31, 1);
  144. ret = mmcif_mmc_init();
  145. #endif
  146. #ifdef CONFIG_SH_SDHI
  147. gpio_request(GPIO_FN_SD0_DATA0, NULL);
  148. gpio_request(GPIO_FN_SD0_DATA1, NULL);
  149. gpio_request(GPIO_FN_SD0_DATA2, NULL);
  150. gpio_request(GPIO_FN_SD0_DATA3, NULL);
  151. gpio_request(GPIO_FN_SD0_CLK, NULL);
  152. gpio_request(GPIO_FN_SD0_CMD, NULL);
  153. gpio_request(GPIO_FN_SD0_CD, NULL);
  154. gpio_request(GPIO_FN_SD1_DATA0, NULL);
  155. gpio_request(GPIO_FN_SD1_DATA1, NULL);
  156. gpio_request(GPIO_FN_SD1_DATA2, NULL);
  157. gpio_request(GPIO_FN_SD1_DATA3, NULL);
  158. gpio_request(GPIO_FN_SD1_CLK, NULL);
  159. gpio_request(GPIO_FN_SD1_CMD, NULL);
  160. gpio_request(GPIO_FN_SD1_CD, NULL);
  161. /* SDHI 0 */
  162. gpio_request(GPIO_GP_2_26, NULL);
  163. gpio_request(GPIO_GP_2_29, NULL);
  164. gpio_direction_output(GPIO_GP_2_26, 1);
  165. gpio_direction_output(GPIO_GP_2_29, 1);
  166. ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI0_BASE, 0,
  167. SH_SDHI_QUIRK_16BIT_BUF);
  168. if (ret)
  169. return ret;
  170. /* SDHI 1 */
  171. gpio_request(GPIO_GP_4_26, NULL);
  172. gpio_request(GPIO_GP_4_29, NULL);
  173. gpio_direction_output(GPIO_GP_4_26, 1);
  174. gpio_direction_output(GPIO_GP_4_29, 1);
  175. ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI1_BASE, 1, 0);
  176. #endif
  177. return ret;
  178. }
  179. int dram_init(void)
  180. {
  181. gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
  182. return 0;
  183. }
  184. const struct rmobile_sysinfo sysinfo = {
  185. CONFIG_ARCH_RMOBILE_BOARD_STRING
  186. };
  187. void reset_cpu(ulong addr)
  188. {
  189. u8 val;
  190. i2c_set_bus_num(1); /* PowerIC connected to ch1 */
  191. i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
  192. val |= 0x02;
  193. i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
  194. }
  195. static const struct sh_serial_platdata serial_platdata = {
  196. .base = SCIF2_BASE,
  197. .type = PORT_SCIF,
  198. .clk = 14745600,
  199. .clk_mode = EXT_CLK,
  200. };
  201. U_BOOT_DEVICE(alt_serials) = {
  202. .name = "serial_sh",
  203. .platdata = &serial_platdata,
  204. };