munices.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <mpc5xxx.h>
  9. #include <pci.h>
  10. #include "mt48lc16m16a2-75.h"
  11. #ifndef CONFIG_SYS_RAMBOOT
  12. static void sdram_start (int hi_addr)
  13. {
  14. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  15. /* unlock mode register */
  16. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  17. __asm__ volatile ("sync");
  18. /* precharge all banks */
  19. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  20. __asm__ volatile ("sync");
  21. #if SDRAM_DDR
  22. /* set mode register: extended mode */
  23. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  24. __asm__ volatile ("sync");
  25. /* set mode register: reset DLL */
  26. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  27. __asm__ volatile ("sync");
  28. #endif
  29. /* precharge all banks */
  30. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  31. __asm__ volatile ("sync");
  32. /* auto refresh */
  33. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  34. __asm__ volatile ("sync");
  35. /* set mode register */
  36. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  37. __asm__ volatile ("sync");
  38. /* normal operation */
  39. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  40. __asm__ volatile ("sync");
  41. }
  42. #endif
  43. /*
  44. * ATTENTION: Although partially referenced initdram does NOT make real use
  45. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  46. * is something else than 0x00000000.
  47. */
  48. phys_size_t initdram (int board_type)
  49. {
  50. ulong dramsize = 0;
  51. ulong dramsize2 = 0;
  52. #ifndef CONFIG_SYS_RAMBOOT
  53. ulong test1, test2;
  54. /* setup SDRAM chip selects */
  55. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001b;/* 256MB at 0x0 */
  56. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x10000000;/* disabled */
  57. __asm__ volatile ("sync");
  58. /* setup config registers */
  59. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  60. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  61. __asm__ volatile ("sync");
  62. #if SDRAM_DDR && SDRAM_TAPDELAY
  63. /* set tap delay */
  64. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  65. __asm__ volatile ("sync");
  66. #endif
  67. /* find RAM size using SDRAM CS0 only */
  68. sdram_start(0);
  69. test1 = (ulong )get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x10000000);
  70. sdram_start(1);
  71. test2 = (ulong )get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x10000000);
  72. if (test1 > test2) {
  73. sdram_start(0);
  74. dramsize = test1;
  75. } else {
  76. dramsize = test2;
  77. }
  78. /* memory smaller than 1MB is impossible */
  79. if (dramsize < (1 << 20)) {
  80. dramsize = 0;
  81. }
  82. /* set SDRAM CS0 size according to the amount of RAM found */
  83. if (dramsize > 0) {
  84. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  85. } else {
  86. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  87. }
  88. #else /* CONFIG_SYS_RAMBOOT */
  89. /* retrieve size of memory connected to SDRAM CS0 */
  90. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  91. if (dramsize >= 0x13) {
  92. dramsize = (1 << (dramsize - 0x13)) << 20;
  93. } else {
  94. dramsize = 0;
  95. }
  96. /* retrieve size of memory connected to SDRAM CS1 */
  97. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  98. if (dramsize2 >= 0x13) {
  99. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  100. } else {
  101. dramsize2 = 0;
  102. }
  103. #endif /* CONFIG_SYS_RAMBOOT */
  104. return dramsize + dramsize2;
  105. }
  106. int checkboard (void)
  107. {
  108. puts ("Board: MUNICes\n");
  109. return 0;
  110. }
  111. #ifdef CONFIG_PCI
  112. static struct pci_controller hose;
  113. extern void pci_mpc5xxx_init(struct pci_controller *);
  114. void pci_init_board(void)
  115. {
  116. pci_mpc5xxx_init(&hose);
  117. }
  118. #endif
  119. #ifdef CONFIG_OF_BOARD_SETUP
  120. int ft_board_setup(void *blob, bd_t *bd)
  121. {
  122. ft_cpu_setup(blob, bd);
  123. return 0;
  124. }
  125. #endif /* CONFIG_OF_BOARD_SETUP */