pati.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * (C) Copyright 2003
  3. * Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  4. * Atapted for PATI
  5. * Denis Peter, d.peter@mpl.ch
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /***********************************************************************************
  9. * Bits for the SDRAM controller
  10. * -----------------------------
  11. *
  12. * CAL: CAS Latency. If cleared to 0 (default) the SDRAM controller asserts TA# on
  13. * the 2nd Clock after ACTIVE command (CAS Latency = 2). If set to 1 the SDRAM
  14. * controller asserts TA# on the 3rd Clock after ACTIVE command (CAS Latency = 3).
  15. * RCD: RCD ACTIVE to READ or WRITE Delay (Ras to Cas Delay). If cleared 0 (default)
  16. * tRCD of the SDRAM must equal or less 25ns. If set to 1 tRCD must be equal or less 50ns.
  17. * WREC:Write Recovery. If cleared 0 (default) tWR of the SDRAM must equal or less 25ns.
  18. * If set to 1 tWR must be equal or less 50ns.
  19. * RP: Precharge Command Time. If cleared 0 (default) tRP of the SDRAM must equal or less
  20. * 25ns. If set to 1 tRP must be equal or less 50ns.
  21. * RC: Auto Refresh to Active Time. If cleared 0 (default) tRC of the SDRAM must equal
  22. * or less 75ns. If set to 1 tRC must be equal or less 100ns.
  23. * LMR: Bit to set the Mode Register of the SDRAM. If set, the next access to the SDRAM
  24. * is the Load Mode Register Command.
  25. * IIP: Init in progress. Set to 1 for starting the init sequence
  26. * (Precharge All). As long this bit is set, the Precharge All is still in progress.
  27. * After command has completed, wait at least for 8 refresh (200usec) before proceed.
  28. **********************************************************************************/
  29. #include <common.h>
  30. #include <console.h>
  31. #include <mpc5xx.h>
  32. #include <stdio_dev.h>
  33. #include <pci_ids.h>
  34. #define PLX9056_LOC
  35. #include "plx9056.h"
  36. #include "pati.h"
  37. #if defined(__APPLE__)
  38. /* Leading underscore on symbols */
  39. # define SYM_CHAR "_"
  40. #else /* No leading character on symbols */
  41. # define SYM_CHAR
  42. #endif
  43. #undef SDRAM_DEBUG
  44. /*
  45. * Macros to generate global absolutes.
  46. */
  47. #define GEN_SYMNAME(str) SYM_CHAR #str
  48. #define GEN_VALUE(str) #str
  49. #define GEN_ABS(name, value) \
  50. asm (".globl " GEN_SYMNAME(name)); \
  51. asm (GEN_SYMNAME(name) " = " GEN_VALUE(value))
  52. /************************************************************************
  53. * Early debug routines
  54. */
  55. void write_hex (unsigned char i)
  56. {
  57. char cc;
  58. cc = i >> 4;
  59. cc &= 0xf;
  60. if (cc > 9)
  61. serial_putc (cc + 55);
  62. else
  63. serial_putc (cc + 48);
  64. cc = i & 0xf;
  65. if (cc > 9)
  66. serial_putc (cc + 55);
  67. else
  68. serial_putc (cc + 48);
  69. }
  70. #if defined(SDRAM_DEBUG)
  71. void write_4hex (unsigned long val)
  72. {
  73. write_hex ((unsigned char) (val >> 24));
  74. write_hex ((unsigned char) (val >> 16));
  75. write_hex ((unsigned char) (val >> 8));
  76. write_hex ((unsigned char) val);
  77. }
  78. #endif
  79. unsigned long in32(unsigned long addr)
  80. {
  81. unsigned long *p=(unsigned long *)addr;
  82. return *p;
  83. }
  84. void out32(unsigned long addr,unsigned long data)
  85. {
  86. unsigned long *p=(unsigned long *)addr;
  87. *p=data;
  88. }
  89. typedef struct {
  90. unsigned short boardtype; /* Board revision and Population Options */
  91. unsigned char cal; /* cas Latency 0:CAL=2 1:CAL=3 */
  92. unsigned char rcd; /* ras to cas delay 0:<25ns 1:<50ns*/
  93. unsigned char wrec; /* write recovery 0:<25ns 1:<50ns */
  94. unsigned char pr; /* Precharge Command Time 0:<25ns 1:<50ns */
  95. unsigned char rc; /* Auto Refresh to Active Time 0:<75ns 1:<100ns */
  96. unsigned char sz; /* log binary => Size = (4MByte<<sz) 5 = 128, 4 = 64, 3 = 32, 2 = 16, 1=8 */
  97. } sdram_t;
  98. const sdram_t sdram_table[] = {
  99. { 0x0000, /* PATI Rev A, 16MByte -1 Board */
  100. 1, /* Case Latenty = 3 */
  101. 0, /* ras to cas delay 0 (20ns) */
  102. 0, /* write recovery 0:<25ns 1:<50ns*/
  103. 0, /* Precharge Command Time 0 (20ns) */
  104. 0, /* Auto Refresh to Active Time 0 (68) */
  105. 2 /* log binary => Size 2 = 16MByte, 1=8 */
  106. },
  107. { 0xffff, /* terminator */
  108. 0xff,
  109. 0xff,
  110. 0xff,
  111. 0xff,
  112. 0xff,
  113. 0xff }
  114. };
  115. extern int mem_test (unsigned long start, unsigned long ramsize, int quiet);
  116. /*
  117. * Get RAM size.
  118. */
  119. phys_size_t initdram(int board_type)
  120. {
  121. unsigned char board_rev;
  122. unsigned long reg;
  123. unsigned long lmr;
  124. int i,timeout;
  125. #if defined(SDRAM_DEBUG)
  126. reg=in32(PLD_CONFIG_BASE+PLD_PART_ID);
  127. puts("\n\nSYSTEM part 0x"); write_4hex(SYSCNTR_PART(reg));
  128. puts(" Vers 0x"); write_4hex(SYSCNTR_ID(reg));
  129. puts("\nSDRAM part 0x"); write_4hex(SDRAM_PART(reg));
  130. puts(" Vers 0x"); write_4hex(SDRAM_ID(reg));
  131. reg=in32(PLD_CONFIG_BASE+PLD_BOARD_TIMING);
  132. puts("\nBoard rev. 0x"); write_4hex(SYSCNTR_BREV(reg));
  133. putc('\n');
  134. #endif
  135. reg=in32(PLD_CONFIG_BASE+PLD_BOARD_TIMING);
  136. board_rev=(unsigned char)(SYSCNTR_BREV(reg));
  137. i=0;
  138. while(1) {
  139. if(sdram_table[i].boardtype==0xffff) {
  140. puts("ERROR, found no table for Board 0x");
  141. write_hex(board_rev);
  142. while(1);
  143. }
  144. if(sdram_table[i].boardtype==(unsigned char)board_rev)
  145. break;
  146. i++;
  147. }
  148. /* Set CAL, RCD, WREQ, PR and RC Bits */
  149. #if defined(SDRAM_DEBUG)
  150. puts("Set CAL, RCD, WREQ, PR and RC Bits\n");
  151. #endif
  152. /* mask bits */
  153. reg &= ~(SET_REG_BIT(1,SDRAM_CAL) | SET_REG_BIT(1,SDRAM_RCD) | SET_REG_BIT(1,SDRAM_WREQ) |
  154. SET_REG_BIT(1,SDRAM_PR) | SET_REG_BIT(1,SDRAM_RC) | SET_REG_BIT(1,SDRAM_LMR) |
  155. SET_REG_BIT(1,SDRAM_IIP) | SET_REG_BIT(1,SDRAM_RES0));
  156. /* set bits */
  157. reg |= (SET_REG_BIT(sdram_table[i].cal,SDRAM_CAL) |
  158. SET_REG_BIT(sdram_table[i].rcd,SDRAM_RCD) |
  159. SET_REG_BIT(sdram_table[i].wrec,SDRAM_WREQ) |
  160. SET_REG_BIT(sdram_table[i].pr,SDRAM_PR) |
  161. SET_REG_BIT(sdram_table[i].rc,SDRAM_RC));
  162. out32(PLD_CONFIG_BASE+PLD_BOARD_TIMING,reg);
  163. /* step 2 set IIP */
  164. #if defined(SDRAM_DEBUG)
  165. puts("step 2 set IIP\n");
  166. #endif
  167. /* step 2 set IIP */
  168. reg |= SET_REG_BIT(1,SDRAM_IIP);
  169. timeout=0;
  170. while (timeout!=0xffff) {
  171. __asm__ volatile("eieio");
  172. reg=in32(PLD_CONFIG_BASE+PLD_BOARD_TIMING);
  173. if((reg & SET_REG_BIT(1,SDRAM_IIP))==0)
  174. break;
  175. timeout++;
  176. udelay(1);
  177. }
  178. /* wait for at least 8 refresh */
  179. udelay(1000);
  180. /* set LMR */
  181. reg |= SET_REG_BIT(1,SDRAM_LMR);
  182. out32(PLD_CONFIG_BASE+PLD_BOARD_TIMING,reg);
  183. __asm__ volatile("eieio");
  184. lmr=0x00000002; /* sequential burst 4 data */
  185. if(sdram_table[i].cal==1)
  186. lmr|=0x00000030; /* cal = 3 */
  187. else
  188. lmr|=0000000020; /* cal = 2 */
  189. /* rest standard operation programmed write burst length */
  190. /* we have a x32 bit bus to the SDRAM, so shift the addr with 2 */
  191. lmr<<=2;
  192. in32(CONFIG_SYS_SDRAM_BASE + lmr);
  193. /* ok, we're done, return SDRAM size */
  194. return ((0x400000 << sdram_table[i].sz)); /* log2 value of 4MByte */
  195. }
  196. void set_flash_vpp(int ext_vpp, int ext_wp, int int_vpp)
  197. {
  198. unsigned long reg;
  199. reg=in32(PLD_CONF_REG2+PLD_CONFIG_BASE);
  200. reg &= ~(SET_REG_BIT(1,SYSCNTR_CPU_VPP) |
  201. SET_REG_BIT(1,SYSCNTR_FL_VPP) |
  202. SET_REG_BIT(1,SYSCNTR_FL_WP));
  203. reg |= (SET_REG_BIT(int_vpp,SYSCNTR_CPU_VPP) |
  204. SET_REG_BIT(ext_vpp,SYSCNTR_FL_VPP) |
  205. SET_REG_BIT(ext_wp,SYSCNTR_FL_WP));
  206. out32(PLD_CONF_REG2+PLD_CONFIG_BASE,reg);
  207. udelay(100);
  208. }
  209. void show_pld_regs(void)
  210. {
  211. unsigned long reg,reg1;
  212. reg=in32(PLD_CONFIG_BASE+PLD_PART_ID);
  213. printf("\nSYSTEM part %ld, Vers %ld\n",SYSCNTR_PART(reg),SYSCNTR_ID(reg));
  214. printf("SDRAM part %ld, Vers %ld\n",SDRAM_PART(reg),SDRAM_ID(reg));
  215. reg=in32(PLD_CONFIG_BASE+PLD_BOARD_TIMING);
  216. printf("Board rev. %c\n",(char) (SYSCNTR_BREV(reg)+'A'));
  217. printf("Waitstates %ld\n",GET_SYSCNTR_FLWAIT(reg));
  218. printf("SDRAM: CAL=%ld RCD=%ld WREQ=%ld PR=%ld\n RC=%ld LMR=%ld IIP=%ld\n",
  219. GET_REG_BIT(reg,SDRAM_CAL),GET_REG_BIT(reg,SDRAM_RCD),
  220. GET_REG_BIT(reg,SDRAM_WREQ),GET_REG_BIT(reg,SDRAM_PR),
  221. GET_REG_BIT(reg,SDRAM_RC),GET_REG_BIT(reg,SDRAM_LMR),
  222. GET_REG_BIT(reg,SDRAM_IIP));
  223. reg=in32(PLD_CONFIG_BASE+PLD_CONF_REG1);
  224. reg1=in32(PLD_CONFIG_BASE+PLD_CONF_REG2);
  225. printf("HW Config: FLAG=%ld IP=%ld index=%ld PRPM=%ld\n ICW=%ld ISB=%ld BDIS=%ld PCIM=%ld\n",
  226. GET_REG_BIT(reg,SYSCNTR_FLAG),GET_REG_BIT(reg,SYSCNTR_IP),
  227. GET_SYSCNTR_BOOTIND(reg),GET_REG_BIT(reg,SYSCNTR_PRM),
  228. GET_REG_BIT(reg,SYSCNTR_ICW),GET_SYSCNTR_ISB(reg),
  229. GET_REG_BIT(reg1,SYSCNTR_BDIS),GET_REG_BIT(reg1,SYSCNTR_PCIM));
  230. printf("Switches: MUX=%ld PCI_DIS=%ld Boot_EN=%ld Config=%ld\n",GET_SDRAM_MUX(reg),
  231. GET_REG_BIT(reg,SDRAM_PDIS),GET_REG_BIT(reg1,SYSCNTR_BOOTEN),
  232. GET_SYSCNTR_CFG(reg1));
  233. printf("Misc: RIP=%ld CPU_VPP=%ld FLSH_VPP=%ld FLSH_WP=%ld\n\n",
  234. GET_REG_BIT(reg,SDRAM_RIP),GET_REG_BIT(reg1,SYSCNTR_CPU_VPP),
  235. GET_REG_BIT(reg1,SYSCNTR_FL_VPP),GET_REG_BIT(reg1,SYSCNTR_FL_WP));
  236. }
  237. /****************************************************************
  238. * Setting IOs
  239. * -----------
  240. * GPIO6 is User LED1
  241. * GPIO7 is Interrupt PLX (Output)
  242. * GPIO5 is User LED0
  243. * GPIO2 is PLX USERi (Output)
  244. * GPIO1 is PLX Interrupt (Input)
  245. ****************************************************************/
  246. void init_ios(void)
  247. {
  248. volatile immap_t * immr = (immap_t *) CONFIG_SYS_IMMR;
  249. volatile sysconf5xx_t *sysconf = &immr->im_siu_conf;
  250. unsigned long reg;
  251. reg=sysconf->sc_sgpiocr; /* Data direction register */
  252. reg &= ~0x67000000;
  253. reg |= 0x27000000; /* set outpupts */
  254. sysconf->sc_sgpiocr=reg; /* Data direction register */
  255. reg=sysconf->sc_sgpiodt2; /* Data register */
  256. /* set output to 0 */
  257. reg &= ~0x27000000;
  258. /* set IRQ and USERi to 1 */
  259. reg |= 0x28000000;
  260. sysconf->sc_sgpiodt2=reg; /* Data register */
  261. }
  262. void user_led0(int led_on)
  263. {
  264. volatile immap_t * immr = (immap_t *) CONFIG_SYS_IMMR;
  265. volatile sysconf5xx_t *sysconf = &immr->im_siu_conf;
  266. unsigned long reg;
  267. reg=sysconf->sc_sgpiodt2; /* Data register */
  268. if(led_on) /* set output to 1 */
  269. reg |= 0x04000000;
  270. else
  271. reg &= ~0x04000000;
  272. sysconf->sc_sgpiodt2=reg; /* Data register */
  273. }
  274. void user_led1(int led_on)
  275. {
  276. volatile immap_t * immr = (immap_t *) CONFIG_SYS_IMMR;
  277. volatile sysconf5xx_t *sysconf = &immr->im_siu_conf;
  278. unsigned long reg;
  279. reg=sysconf->sc_sgpiodt2; /* Data register */
  280. if(led_on) /* set output to 1 */
  281. reg |= 0x02000000;
  282. else
  283. reg &= ~0x02000000;
  284. sysconf->sc_sgpiodt2=reg; /* Data register */
  285. }
  286. int board_early_init_f(void)
  287. {
  288. spi_init_f();
  289. return 0;
  290. }
  291. /****************************************************************
  292. * Last Stage Init
  293. ****************************************************************/
  294. int last_stage_init (void)
  295. {
  296. init_ios();
  297. return 0;
  298. }
  299. /****************************************************************
  300. * Check the board
  301. ****************************************************************/
  302. #define BOARD_NAME "PATI"
  303. int checkboard (void)
  304. {
  305. char s[50];
  306. ulong reg;
  307. char rev;
  308. int i;
  309. puts ("\nBoard: ");
  310. reg=in32(PLD_CONFIG_BASE+PLD_BOARD_TIMING);
  311. rev=(char)(SYSCNTR_BREV(reg)+'A');
  312. i = getenv_f("serial#", s, 32);
  313. if ((i == -1)) {
  314. puts ("### No HW ID - assuming " BOARD_NAME);
  315. printf(" Rev. %c\n",rev);
  316. }
  317. else {
  318. s[sizeof(BOARD_NAME)-1] = 0;
  319. printf ("%s-1 Rev %c SN: %s\n", s,rev,
  320. &s[sizeof(BOARD_NAME)]);
  321. }
  322. set_flash_vpp(1,0,0); /* set Flash VPP */
  323. return 0;
  324. }
  325. #ifdef CONFIG_SYS_PCI_CON_DEVICE
  326. /************************************************************************
  327. * PCI Communication
  328. *
  329. * Alive (Pinging):
  330. * ----------------
  331. * PCI Host sends message ALIVE, Local acknowledges with ALIVE
  332. *
  333. * PCI_CON console over PCI:
  334. * -------------------------
  335. * Local side:
  336. * - uses PCI9056_LOC_TO_PCI_DBELL register to signal that
  337. * data is avaible (PCIMSG_CONN)
  338. * - uses PCI9056_MAILBOX1 to send data
  339. * - uses PCI9056_MAILBOX0 to receive data
  340. * PCI side:
  341. * - uses PCI9056_PCI_TO_LOC_DBELL register to signal that
  342. * data is avaible (PCIMSG_CONN)
  343. * - uses PCI9056_MAILBOX0 to send data
  344. * - uses PCI9056_MAILBOX1 to receive data
  345. *
  346. * How it works:
  347. * Send:
  348. * - check if PCICON_TRANSMIT_REG is empty
  349. * - write data or'ed with 0x80000000 into the PCICON_TRANSMIT_REG
  350. * - write PCIMSG_CONN into the PCICON_DBELL_REG to signal a data
  351. * is waiting
  352. * Receive:
  353. * - get an interrupt via the PCICON_ACK_REG register message
  354. * PCIMSG_CONN
  355. * - write the data from the PCICON_RECEIVE_REG into the receive
  356. * buffer and if the receive buffer is not full, clear the
  357. * PCICON_RECEIVE_REG (this allows the counterpart to write more data)
  358. * - Clear the interrupt by writing 0xFFFFFFFF to the PCICON_ACK_REG
  359. *
  360. * The PCICON_RECEIVE_REG must be cleared by the routine which reads
  361. * the receive buffer if the buffer is not full any more
  362. *
  363. */
  364. #undef PCI_CON_DEBUG
  365. #ifdef PCI_CON_DEBUG
  366. #define PCI_CON_PRINTF(fmt,args...) serial_printf (fmt ,##args)
  367. #else
  368. #define PCI_CON_PRINTF(fmt,args...)
  369. #endif
  370. /*********************************************************
  371. * we work only with a receive buffer on eiter side.
  372. * Transmit buffer is free, if mailbox is cleared.
  373. * Transmit character is or'ed with 0x80000000
  374. * PATI receive register MAILBOX0
  375. * PATI transmit register MAILBOX1
  376. *********************************************************/
  377. #define PCICON_RECEIVE_REG PCI9056_MAILBOX0
  378. #define PCICON_TRANSMIT_REG PCI9056_MAILBOX1
  379. #define PCICON_DBELL_REG PCI9056_LOC_TO_PCI_DBELL
  380. #define PCICON_ACK_REG PCI9056_PCI_TO_LOC_DBELL
  381. #define PCIMSG_ALIVE 0x1
  382. #define PCIMSG_CONN 0x2
  383. #define PCIMSG_DISC 0x3
  384. #define PCIMSG_CON_DATA 0x5
  385. #define PCICON_GET_REG(x) (in32(x + PCI_CONFIG_BASE))
  386. #define PCICON_SET_REG(x,y) (out32(x + PCI_CONFIG_BASE,y))
  387. #define PCICON_TX_FLAG 0x80000000
  388. #define REC_BUFFER_SIZE 0x100
  389. int recbuf[REC_BUFFER_SIZE];
  390. static int r_ptr = 0;
  391. int w_ptr;
  392. struct stdio_dev pci_con_dev;
  393. int conn=0;
  394. int buff_full=0;
  395. void pci_con_put_it(const char c)
  396. {
  397. /* Test for completition */
  398. unsigned long reg;
  399. do {
  400. reg=PCICON_GET_REG(PCICON_TRANSMIT_REG);
  401. }while(reg);
  402. reg=PCICON_TX_FLAG + c;
  403. PCICON_SET_REG(PCICON_TRANSMIT_REG,reg);
  404. PCICON_SET_REG(PCICON_DBELL_REG,PCIMSG_CON_DATA);
  405. }
  406. void pci_con_putc(struct stdio_dev *dev, const char c)
  407. {
  408. pci_con_put_it(c);
  409. if(c == '\n')
  410. pci_con_put_it('\r');
  411. }
  412. int pci_con_getc(struct stdio_dev *dev)
  413. {
  414. int res;
  415. int diff;
  416. while(r_ptr==(volatile int)w_ptr);
  417. res=recbuf[r_ptr++];
  418. if(r_ptr==REC_BUFFER_SIZE)
  419. r_ptr=0;
  420. if(w_ptr<r_ptr)
  421. diff=r_ptr+REC_BUFFER_SIZE-w_ptr;
  422. else
  423. diff=r_ptr-w_ptr;
  424. if((diff<(REC_BUFFER_SIZE-4)) && buff_full) {
  425. /* clear Mail box */
  426. buff_full=0;
  427. PCICON_SET_REG(PCICON_RECEIVE_REG,0L);
  428. }
  429. return res;
  430. }
  431. int pci_con_tstc(struct stdio_dev *dev)
  432. {
  433. if(r_ptr==(volatile int)w_ptr)
  434. return 0;
  435. return 1;
  436. }
  437. void pci_con_puts(struct stdio_dev *dev, const char *s)
  438. {
  439. while (*s) {
  440. pci_con_putc(*s);
  441. ++s;
  442. }
  443. }
  444. void pci_con_init (void)
  445. {
  446. w_ptr = 0;
  447. r_ptr = 0;
  448. PCICON_SET_REG(PCICON_RECEIVE_REG,0L);
  449. conn=1;
  450. }
  451. /*******************************************
  452. * IRQ routine
  453. ******************************************/
  454. int pci_dorbell_irq(void)
  455. {
  456. unsigned long reg,data;
  457. int diff;
  458. reg=PCICON_GET_REG(PCI9056_INT_CTRL_STAT);
  459. PCI_CON_PRINTF(" PCI9056_INT_CTRL_STAT = %08lX\n",reg);
  460. if(reg & (1<<20) ) {
  461. /* read doorbell */
  462. reg=PCICON_GET_REG(PCICON_ACK_REG);
  463. switch(reg) {
  464. case PCIMSG_ALIVE:
  465. PCI_CON_PRINTF(" Alive\n");
  466. PCICON_SET_REG(PCICON_DBELL_REG,PCIMSG_ALIVE);
  467. break;
  468. case PCIMSG_CONN:
  469. PCI_CON_PRINTF(" Conn %d",conn);
  470. w_ptr = 0;
  471. r_ptr = 0;
  472. buff_full=0;
  473. PCICON_SET_REG(PCICON_RECEIVE_REG,0L);
  474. conn=1;
  475. PCI_CON_PRINTF(" ... %d\n",conn);
  476. break;
  477. case PCIMSG_CON_DATA:
  478. data=PCICON_GET_REG(PCICON_RECEIVE_REG);
  479. recbuf[w_ptr++]=(int)(data&0xff);
  480. PCI_CON_PRINTF(" Data Console %lX, %X %d %d %X\n",data,((int)(data&0xFF)),
  481. r_ptr,w_ptr,recbuf[w_ptr-1]);
  482. if(w_ptr==REC_BUFFER_SIZE)
  483. w_ptr=0;
  484. if(w_ptr<r_ptr)
  485. diff=r_ptr+REC_BUFFER_SIZE-w_ptr;
  486. else
  487. diff=r_ptr-w_ptr;
  488. if(diff>(REC_BUFFER_SIZE-4))
  489. buff_full=1;
  490. else
  491. /* clear Mail box */
  492. PCICON_SET_REG(PCICON_RECEIVE_REG,0L);
  493. break;
  494. default:
  495. serial_printf(" PCI9056_PCI_TO_LOC_DBELL = %08lX\n",reg);
  496. }
  497. /* clear IRQ */
  498. PCICON_SET_REG(PCICON_ACK_REG,~0L);
  499. }
  500. return 0;
  501. }
  502. void pci_con_connect(void)
  503. {
  504. unsigned long reg;
  505. conn=0;
  506. reg=PCICON_GET_REG(PCI9056_INT_CTRL_STAT);
  507. /* default 0x0f010180 */
  508. reg &= 0xff000000;
  509. reg |= 0x00030000; /* enable local dorbell */
  510. reg |= 0x00000300; /* enable PCI dorbell */
  511. PCICON_SET_REG(PCI9056_INT_CTRL_STAT , reg);
  512. irq_install_handler (0x2, (interrupt_handler_t *) pci_dorbell_irq,NULL);
  513. memset (&pci_con_dev, 0, sizeof (pci_con_dev));
  514. strcpy (pci_con_dev.name, "pci_con");
  515. pci_con_dev.flags = DEV_FLAGS_OUTPUT | DEV_FLAGS_INPUT;
  516. pci_con_dev.putc = pci_con_putc;
  517. pci_con_dev.puts = pci_con_puts;
  518. pci_con_dev.getc = pci_con_getc;
  519. pci_con_dev.tstc = pci_con_tstc;
  520. stdio_register (&pci_con_dev);
  521. printf("PATI ready for PCI connection, type ctrl-c for exit\n");
  522. do {
  523. udelay(10);
  524. if((volatile int)conn)
  525. break;
  526. if(ctrlc()) {
  527. irq_free_handler(0x2);
  528. return;
  529. }
  530. }while(1);
  531. console_assign(stdin,"pci_con");
  532. console_assign(stderr,"pci_con");
  533. console_assign(stdout,"pci_con");
  534. }
  535. void pci_con_disc(void)
  536. {
  537. console_assign(stdin,"serial");
  538. console_assign(stderr,"serial");
  539. console_assign(stdout,"serial");
  540. PCICON_SET_REG(PCICON_DBELL_REG,PCIMSG_DISC);
  541. /* reconnection */
  542. irq_free_handler(0x02);
  543. pci_con_connect();
  544. }
  545. #endif /* #ifdef CONFIG_SYS_PCI_CON_DEVICE */
  546. /*
  547. * Absolute environment address for linker file.
  548. */
  549. GEN_ABS(env_start, CONFIG_ENV_OFFSET + CONFIG_SYS_FLASH_BASE);