motionpro.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * (C) Copyright 2003-2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * modified for Promess PRO - by Andy Joseph, andy@promessdev.com
  6. * modified for Promess PRO-Motion - by Robert McCullough, rob@promessdev.com
  7. * modified by Chris M. Tumas 6/20/06 Change CAS latency to 2 from 3
  8. * Also changed the refresh for 100MHz operation
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <mpc5xxx.h>
  14. #include <miiphy.h>
  15. #include <libfdt.h>
  16. #if defined(CONFIG_STATUS_LED)
  17. #include <status_led.h>
  18. #endif /* CONFIG_STATUS_LED */
  19. /* Kollmorgen DPR initialization data */
  20. struct init_elem {
  21. unsigned long addr;
  22. unsigned len;
  23. char *data;
  24. } init_seq[] = {
  25. {0x500003F2, 2, "\x86\x00"}, /* HW parameter */
  26. {0x500003F0, 2, "\x00\x00"},
  27. {0x500003EC, 4, "\x00\x80\xc1\x52"}, /* Magic word */
  28. };
  29. /*
  30. * Initialize Kollmorgen DPR
  31. */
  32. static void kollmorgen_init(void)
  33. {
  34. unsigned i, j;
  35. vu_char *p;
  36. for (i = 0; i < sizeof(init_seq) / sizeof(struct init_elem); ++i) {
  37. p = (vu_char *)init_seq[i].addr;
  38. for (j = 0; j < init_seq[i].len; ++j)
  39. *(p + j) = *(init_seq[i].data + j);
  40. }
  41. printf("DPR: Kollmorgen DPR initialized\n");
  42. }
  43. /*
  44. * Early board initalization.
  45. */
  46. int board_early_init_r(void)
  47. {
  48. /* Now, when we are in RAM, disable Boot Chipselect and enable CS0 */
  49. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25);
  50. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16);
  51. /* Initialize Kollmorgen DPR */
  52. kollmorgen_init();
  53. return 0;
  54. }
  55. /*
  56. * Additional PHY intialization. After being reset in mpc5xxx_fec_init_phy(),
  57. * PHY goes into FX mode. To take it out of the FX mode and switch into
  58. * desired TX operation, one needs to clear the FX_SEL bit of Mode Control
  59. * Register.
  60. */
  61. void reset_phy(void)
  62. {
  63. unsigned short mode_control;
  64. miiphy_read("FEC", CONFIG_PHY_ADDR, 0x15, &mode_control);
  65. miiphy_write("FEC", CONFIG_PHY_ADDR, 0x15,
  66. mode_control & 0xfffe);
  67. return;
  68. }
  69. #ifndef CONFIG_SYS_RAMBOOT
  70. /*
  71. * Helper function to initialize SDRAM controller.
  72. */
  73. static void sdram_start(int hi_addr)
  74. {
  75. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  76. /* unlock mode register */
  77. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
  78. hi_addr_bit;
  79. /* precharge all banks */
  80. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  81. hi_addr_bit;
  82. /* auto refresh */
  83. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
  84. hi_addr_bit;
  85. /* auto refresh, second time */
  86. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
  87. hi_addr_bit;
  88. /* set mode register */
  89. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  90. /* normal operation */
  91. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  92. }
  93. #endif /* !CONFIG_SYS_RAMBOOT */
  94. /*
  95. * Initalize SDRAM - configure SDRAM controller, detect memory size.
  96. */
  97. phys_size_t initdram(int board_type)
  98. {
  99. ulong dramsize = 0;
  100. #ifndef CONFIG_SYS_RAMBOOT
  101. ulong test1, test2;
  102. /* According to AN3221 (MPC5200B SDRAM Initialization and
  103. * Configuration), the SDelay register must be written a value of
  104. * 0x00000004 as the first step of the SDRAM contorller configuration.
  105. */
  106. *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
  107. /* configure SDRAM start/end for detection */
  108. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e; /* 2G at 0x0 */
  109. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000; /* disabled */
  110. /* setup config registers */
  111. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  112. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  113. sdram_start(0);
  114. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  115. sdram_start(1);
  116. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  117. if (test1 > test2) {
  118. sdram_start(0);
  119. dramsize = test1;
  120. } else {
  121. dramsize = test2;
  122. }
  123. /* memory smaller than 1MB is impossible */
  124. if (dramsize < (1 << 20))
  125. dramsize = 0;
  126. /* set SDRAM CS0 size according to the amount of RAM found */
  127. if (dramsize > 0) {
  128. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
  129. __builtin_ffs(dramsize >> 20) - 1;
  130. } else {
  131. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  132. }
  133. /* let SDRAM CS1 start right after CS0 and disable it */
  134. *(vu_long *) MPC5XXX_SDRAM_CS1CFG = dramsize;
  135. #else /* !CONFIG_SYS_RAMBOOT */
  136. /* retrieve size of memory connected to SDRAM CS0 */
  137. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  138. if (dramsize >= 0x13)
  139. dramsize = (1 << (dramsize - 0x13)) << 20;
  140. else
  141. dramsize = 0;
  142. #endif /* CONFIG_SYS_RAMBOOT */
  143. /* return total ram size */
  144. return dramsize;
  145. }
  146. int checkboard(void)
  147. {
  148. uchar rev = *(vu_char *)CPLD_REV_REGISTER;
  149. printf("Board: Promess Motion-PRO board (CPLD rev. 0x%02x)\n", rev);
  150. return 0;
  151. }
  152. #ifdef CONFIG_OF_BOARD_SETUP
  153. int ft_board_setup(void *blob, bd_t *bd)
  154. {
  155. ft_cpu_setup(blob, bd);
  156. return 0;
  157. }
  158. #endif /* CONFIG_OF_BOARD_SETUP */
  159. #if defined(CONFIG_STATUS_LED)
  160. void __led_init(led_id_t regaddr, int state)
  161. {
  162. *((vu_long *) regaddr) |= ENABLE_GPIO_OUT;
  163. if (state == STATUS_LED_ON)
  164. *((vu_long *) regaddr) |= LED_ON;
  165. else
  166. *((vu_long *) regaddr) &= ~LED_ON;
  167. }
  168. void __led_set(led_id_t regaddr, int state)
  169. {
  170. if (state == STATUS_LED_ON)
  171. *((vu_long *) regaddr) |= LED_ON;
  172. else
  173. *((vu_long *) regaddr) &= ~LED_ON;
  174. }
  175. void __led_toggle(led_id_t regaddr)
  176. {
  177. *((vu_long *) regaddr) ^= LED_ON;
  178. }
  179. #endif /* CONFIG_STATUS_LED */