malta.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
  3. * Copyright (C) 2013 Imagination Technologies
  4. *
  5. * SPDX-License-Identifier: GPL-2.0
  6. */
  7. #include <common.h>
  8. #include <ide.h>
  9. #include <netdev.h>
  10. #include <pci.h>
  11. #include <pci_gt64120.h>
  12. #include <pci_msc01.h>
  13. #include <rtc.h>
  14. #include <asm/addrspace.h>
  15. #include <asm/io.h>
  16. #include <asm/malta.h>
  17. #include "superio.h"
  18. enum core_card {
  19. CORE_UNKNOWN,
  20. CORE_LV,
  21. CORE_FPGA6,
  22. };
  23. enum sys_con {
  24. SYSCON_UNKNOWN,
  25. SYSCON_GT64120,
  26. SYSCON_MSC01,
  27. };
  28. static void malta_lcd_puts(const char *str)
  29. {
  30. int i;
  31. void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
  32. /* print up to 8 characters of the string */
  33. for (i = 0; i < min((int)strlen(str), 8); i++) {
  34. __raw_writel(str[i], reg);
  35. reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
  36. }
  37. /* fill the rest of the display with spaces */
  38. for (; i < 8; i++) {
  39. __raw_writel(' ', reg);
  40. reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
  41. }
  42. }
  43. static enum core_card malta_core_card(void)
  44. {
  45. u32 corid, rev;
  46. const void *reg = (const void *)CKSEG1ADDR(MALTA_REVISION);
  47. rev = __raw_readl(reg);
  48. corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
  49. switch (corid) {
  50. case MALTA_REVISION_CORID_CORE_LV:
  51. return CORE_LV;
  52. case MALTA_REVISION_CORID_CORE_FPGA6:
  53. return CORE_FPGA6;
  54. default:
  55. return CORE_UNKNOWN;
  56. }
  57. }
  58. static enum sys_con malta_sys_con(void)
  59. {
  60. switch (malta_core_card()) {
  61. case CORE_LV:
  62. return SYSCON_GT64120;
  63. case CORE_FPGA6:
  64. return SYSCON_MSC01;
  65. default:
  66. return SYSCON_UNKNOWN;
  67. }
  68. }
  69. phys_size_t initdram(int board_type)
  70. {
  71. return CONFIG_SYS_MEM_SIZE;
  72. }
  73. int checkboard(void)
  74. {
  75. enum core_card core;
  76. malta_lcd_puts("U-Boot");
  77. puts("Board: MIPS Malta");
  78. core = malta_core_card();
  79. switch (core) {
  80. case CORE_LV:
  81. puts(" CoreLV");
  82. break;
  83. case CORE_FPGA6:
  84. puts(" CoreFPGA6");
  85. break;
  86. default:
  87. puts(" CoreUnknown");
  88. }
  89. putc('\n');
  90. return 0;
  91. }
  92. int board_eth_init(bd_t *bis)
  93. {
  94. return pci_eth_init(bis);
  95. }
  96. void _machine_restart(void)
  97. {
  98. void __iomem *reset_base;
  99. reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
  100. __raw_writel(GORESET, reset_base);
  101. mdelay(1000);
  102. }
  103. int board_early_init_f(void)
  104. {
  105. ulong io_base;
  106. /* choose correct PCI I/O base */
  107. switch (malta_sys_con()) {
  108. case SYSCON_GT64120:
  109. io_base = CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
  110. break;
  111. case SYSCON_MSC01:
  112. io_base = CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
  113. break;
  114. default:
  115. return -1;
  116. }
  117. set_io_port_base(io_base);
  118. /* setup FDC37M817 super I/O controller */
  119. malta_superio_init();
  120. return 0;
  121. }
  122. int misc_init_r(void)
  123. {
  124. rtc_reset();
  125. return 0;
  126. }
  127. void pci_init_board(void)
  128. {
  129. pci_dev_t bdf;
  130. u32 val32;
  131. u8 val8;
  132. switch (malta_sys_con()) {
  133. case SYSCON_GT64120:
  134. gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
  135. 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
  136. 0x10000000, 0x10000000, 128 * 1024 * 1024,
  137. 0x00000000, 0x00000000, 0x20000);
  138. break;
  139. default:
  140. case SYSCON_MSC01:
  141. msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
  142. 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
  143. MALTA_MSC01_PCIMEM_MAP,
  144. CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
  145. MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
  146. 0x00000000, MALTA_MSC01_PCIIO_SIZE);
  147. break;
  148. }
  149. bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
  150. PCI_DEVICE_ID_INTEL_82371AB_0, 0);
  151. if (bdf == -1)
  152. panic("Failed to find PIIX4 PCI bridge\n");
  153. /* setup PCI interrupt routing */
  154. pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
  155. pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
  156. pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
  157. pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
  158. /* mux SERIRQ onto SERIRQ pin */
  159. pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
  160. val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
  161. pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
  162. /* enable SERIRQ - Linux currently depends upon this */
  163. pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
  164. val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
  165. pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);
  166. bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
  167. PCI_DEVICE_ID_INTEL_82371AB, 0);
  168. if (bdf == -1)
  169. panic("Failed to find PIIX4 IDE controller\n");
  170. /* enable bus master & IO access */
  171. val32 |= PCI_COMMAND_MASTER | PCI_COMMAND_IO;
  172. pci_write_config_dword(bdf, PCI_COMMAND, val32);
  173. /* set latency */
  174. pci_write_config_byte(bdf, PCI_LATENCY_TIMER, 0x40);
  175. /* enable IDE/ATA */
  176. pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_PRI,
  177. PCI_CFG_PIIX4_IDETIM_IDE);
  178. pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_SEC,
  179. PCI_CFG_PIIX4_IDETIM_IDE);
  180. }