bx50v3.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683
  1. /*
  2. * Copyright 2015 Timesys Corporation
  3. * Copyright 2015 General Electric Company
  4. * Copyright 2012 Freescale Semiconductor, Inc.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/iomux.h>
  11. #include <asm/arch/mx6-pins.h>
  12. #include <linux/errno.h>
  13. #include <asm/gpio.h>
  14. #include <asm/imx-common/mxc_i2c.h>
  15. #include <asm/imx-common/iomux-v3.h>
  16. #include <asm/imx-common/boot_mode.h>
  17. #include <asm/imx-common/video.h>
  18. #include <mmc.h>
  19. #include <fsl_esdhc.h>
  20. #include <miiphy.h>
  21. #include <netdev.h>
  22. #include <asm/arch/mxc_hdmi.h>
  23. #include <asm/arch/crm_regs.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/sys_proto.h>
  26. #include <i2c.h>
  27. #include <pwm.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  30. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  31. PAD_CTL_HYS)
  32. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  33. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  34. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  36. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  37. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  38. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  39. PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
  40. #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
  41. PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
  42. #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  43. PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
  44. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  45. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  46. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  47. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  48. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  49. #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
  50. int dram_init(void)
  51. {
  52. gd->ram_size = imx_ddr_size();
  53. return 0;
  54. }
  55. static iomux_v3_cfg_t const uart3_pads[] = {
  56. MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  57. MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
  58. MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  59. MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  60. };
  61. static iomux_v3_cfg_t const uart4_pads[] = {
  62. MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  63. MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  64. };
  65. static iomux_v3_cfg_t const enet_pads[] = {
  66. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  67. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  68. MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  69. MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  70. MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  71. MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  72. MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  73. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  74. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
  75. MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  76. MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  77. MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  78. MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  79. MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  80. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  81. /* AR8033 PHY Reset */
  82. MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  83. };
  84. static void setup_iomux_enet(void)
  85. {
  86. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  87. /* Reset AR8033 PHY */
  88. gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
  89. udelay(500);
  90. gpio_set_value(IMX_GPIO_NR(1, 28), 1);
  91. }
  92. static iomux_v3_cfg_t const usdhc2_pads[] = {
  93. MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  94. MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  95. MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  96. MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  97. MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  98. MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  99. MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
  100. };
  101. static iomux_v3_cfg_t const usdhc3_pads[] = {
  102. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  103. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  104. MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  105. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  106. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  107. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  108. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  109. MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  110. MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  111. MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  112. MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  113. };
  114. static iomux_v3_cfg_t const usdhc4_pads[] = {
  115. MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  116. MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  117. MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  118. MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  119. MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  120. MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  121. MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  122. MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  123. MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  124. MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  125. MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  126. MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
  127. };
  128. static iomux_v3_cfg_t const ecspi1_pads[] = {
  129. MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  130. MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  131. MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  132. MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  133. };
  134. static struct i2c_pads_info i2c_pad_info1 = {
  135. .scl = {
  136. .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
  137. .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
  138. .gp = IMX_GPIO_NR(5, 27)
  139. },
  140. .sda = {
  141. .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
  142. .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
  143. .gp = IMX_GPIO_NR(5, 26)
  144. }
  145. };
  146. static struct i2c_pads_info i2c_pad_info2 = {
  147. .scl = {
  148. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
  149. .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
  150. .gp = IMX_GPIO_NR(4, 12)
  151. },
  152. .sda = {
  153. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
  154. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
  155. .gp = IMX_GPIO_NR(4, 13)
  156. }
  157. };
  158. static struct i2c_pads_info i2c_pad_info3 = {
  159. .scl = {
  160. .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
  161. .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
  162. .gp = IMX_GPIO_NR(1, 3)
  163. },
  164. .sda = {
  165. .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
  166. .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
  167. .gp = IMX_GPIO_NR(1, 6)
  168. }
  169. };
  170. #ifdef CONFIG_MXC_SPI
  171. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  172. {
  173. return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
  174. }
  175. static void setup_spi(void)
  176. {
  177. imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
  178. }
  179. #endif
  180. static iomux_v3_cfg_t const pcie_pads[] = {
  181. MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
  182. MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  183. };
  184. static void setup_pcie(void)
  185. {
  186. imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
  187. }
  188. static void setup_iomux_uart(void)
  189. {
  190. imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
  191. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  192. }
  193. #ifdef CONFIG_FSL_ESDHC
  194. struct fsl_esdhc_cfg usdhc_cfg[3] = {
  195. {USDHC2_BASE_ADDR},
  196. {USDHC3_BASE_ADDR},
  197. {USDHC4_BASE_ADDR},
  198. };
  199. #define USDHC2_CD_GPIO IMX_GPIO_NR(1, 4)
  200. #define USDHC4_CD_GPIO IMX_GPIO_NR(6, 11)
  201. int board_mmc_getcd(struct mmc *mmc)
  202. {
  203. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  204. int ret = 0;
  205. switch (cfg->esdhc_base) {
  206. case USDHC2_BASE_ADDR:
  207. ret = !gpio_get_value(USDHC2_CD_GPIO);
  208. break;
  209. case USDHC3_BASE_ADDR:
  210. ret = 1; /* eMMC is always present */
  211. break;
  212. case USDHC4_BASE_ADDR:
  213. ret = !gpio_get_value(USDHC4_CD_GPIO);
  214. break;
  215. }
  216. return ret;
  217. }
  218. int board_mmc_init(bd_t *bis)
  219. {
  220. int ret;
  221. int i;
  222. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  223. switch (i) {
  224. case 0:
  225. imx_iomux_v3_setup_multiple_pads(
  226. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  227. gpio_direction_input(USDHC2_CD_GPIO);
  228. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  229. break;
  230. case 1:
  231. imx_iomux_v3_setup_multiple_pads(
  232. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  233. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  234. break;
  235. case 2:
  236. imx_iomux_v3_setup_multiple_pads(
  237. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  238. gpio_direction_input(USDHC4_CD_GPIO);
  239. usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  240. break;
  241. default:
  242. printf("Warning: you configured more USDHC controllers\n"
  243. "(%d) then supported by the board (%d)\n",
  244. i + 1, CONFIG_SYS_FSL_USDHC_NUM);
  245. return -EINVAL;
  246. }
  247. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  248. if (ret)
  249. return ret;
  250. }
  251. return 0;
  252. }
  253. #endif
  254. static int mx6_rgmii_rework(struct phy_device *phydev)
  255. {
  256. /* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
  257. /* set device address 0x7 */
  258. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  259. /* offset 0x8016: CLK_25M Clock Select */
  260. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  261. /* enable register write, no post increment, address 0x7 */
  262. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  263. /* set to 125 MHz from local PLL source */
  264. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
  265. /* rgmii tx clock delay enable */
  266. /* set debug port address: SerDes Test and System Mode Control */
  267. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
  268. /* enable rgmii tx clock delay */
  269. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  270. return 0;
  271. }
  272. int board_phy_config(struct phy_device *phydev)
  273. {
  274. mx6_rgmii_rework(phydev);
  275. if (phydev->drv->config)
  276. phydev->drv->config(phydev);
  277. return 0;
  278. }
  279. #if defined(CONFIG_VIDEO_IPUV3)
  280. static iomux_v3_cfg_t const backlight_pads[] = {
  281. /* Power for LVDS Display */
  282. MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
  283. #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
  284. /* Backlight enable for LVDS display */
  285. MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
  286. #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
  287. /* backlight PWM brightness control */
  288. MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
  289. };
  290. static void do_enable_hdmi(struct display_info_t const *dev)
  291. {
  292. imx_enable_hdmi_phy();
  293. }
  294. int board_cfb_skip(void)
  295. {
  296. gpio_direction_output(LVDS_POWER_GP, 1);
  297. return 0;
  298. }
  299. static int detect_baseboard(struct display_info_t const *dev)
  300. {
  301. if (IS_ENABLED(CONFIG_TARGET_GE_B450V3) ||
  302. IS_ENABLED(CONFIG_TARGET_GE_B650V3))
  303. return 1;
  304. return 0;
  305. }
  306. struct display_info_t const displays[] = {{
  307. .bus = -1,
  308. .addr = -1,
  309. .pixfmt = IPU_PIX_FMT_RGB24,
  310. .detect = detect_baseboard,
  311. .enable = NULL,
  312. .mode = {
  313. .name = "G121X1-L03",
  314. .refresh = 60,
  315. .xres = 1024,
  316. .yres = 768,
  317. .pixclock = 15385,
  318. .left_margin = 20,
  319. .right_margin = 300,
  320. .upper_margin = 30,
  321. .lower_margin = 8,
  322. .hsync_len = 1,
  323. .vsync_len = 1,
  324. .sync = FB_SYNC_EXT,
  325. .vmode = FB_VMODE_NONINTERLACED
  326. } }, {
  327. .bus = -1,
  328. .addr = 3,
  329. .pixfmt = IPU_PIX_FMT_RGB24,
  330. .detect = detect_hdmi,
  331. .enable = do_enable_hdmi,
  332. .mode = {
  333. .name = "HDMI",
  334. .refresh = 60,
  335. .xres = 1024,
  336. .yres = 768,
  337. .pixclock = 15385,
  338. .left_margin = 220,
  339. .right_margin = 40,
  340. .upper_margin = 21,
  341. .lower_margin = 7,
  342. .hsync_len = 60,
  343. .vsync_len = 10,
  344. .sync = FB_SYNC_EXT,
  345. .vmode = FB_VMODE_NONINTERLACED
  346. } } };
  347. size_t display_count = ARRAY_SIZE(displays);
  348. static void enable_videopll(void)
  349. {
  350. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  351. s32 timeout = 100000;
  352. setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
  353. /* set video pll to 910MHz (24MHz * (37+11/12))
  354. * video pll post div to 910/4 = 227.5MHz
  355. */
  356. clrsetbits_le32(&ccm->analog_pll_video,
  357. BM_ANADIG_PLL_VIDEO_DIV_SELECT |
  358. BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
  359. BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
  360. BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0));
  361. writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
  362. writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
  363. clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
  364. while (timeout--)
  365. if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
  366. break;
  367. if (timeout < 0)
  368. printf("Warning: video pll lock timeout!\n");
  369. clrsetbits_le32(&ccm->analog_pll_video,
  370. BM_ANADIG_PLL_VIDEO_BYPASS,
  371. BM_ANADIG_PLL_VIDEO_ENABLE);
  372. }
  373. static void setup_display_b850v3(void)
  374. {
  375. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  376. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  377. enable_videopll();
  378. /* IPU1 D0 clock is 227.5 / 3.5 = 65MHz */
  379. clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
  380. imx_setup_hdmi();
  381. /* Set LDB_DI0 as clock source for IPU_DI0 */
  382. clrsetbits_le32(&mxc_ccm->chsccdr,
  383. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
  384. (CHSCCDR_CLK_SEL_LDB_DI0 <<
  385. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
  386. /* Turn on IPU LDB DI0 clocks */
  387. setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
  388. enable_ipu_clock();
  389. writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
  390. IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
  391. IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
  392. IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
  393. IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
  394. IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
  395. IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
  396. IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
  397. IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
  398. IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
  399. &iomux->gpr[2]);
  400. clrbits_le32(&iomux->gpr[3],
  401. IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
  402. IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
  403. IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
  404. }
  405. static void setup_display_bx50v3(void)
  406. {
  407. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  408. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  409. /* When a reset/reboot is performed the display power needs to be turned
  410. * off for atleast 500ms. The boot time is ~300ms, we need to wait for
  411. * an additional 200ms here. Unfortunately we use external PMIC for
  412. * doing the reset, so can not differentiate between POR vs soft reset
  413. */
  414. mdelay(200);
  415. /* IPU1 DI0 clock is 480/7 = 68.5 MHz */
  416. setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
  417. /* Set LDB_DI0 as clock source for IPU_DI0 */
  418. clrsetbits_le32(&mxc_ccm->chsccdr,
  419. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
  420. (CHSCCDR_CLK_SEL_LDB_DI0 <<
  421. MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
  422. /* Turn on IPU LDB DI0 clocks */
  423. setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
  424. enable_ipu_clock();
  425. writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
  426. IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
  427. IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
  428. IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
  429. IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
  430. &iomux->gpr[2]);
  431. clrsetbits_le32(&iomux->gpr[3],
  432. IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
  433. (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
  434. IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
  435. /* backlights off until needed */
  436. imx_iomux_v3_setup_multiple_pads(backlight_pads,
  437. ARRAY_SIZE(backlight_pads));
  438. gpio_direction_input(LVDS_POWER_GP);
  439. gpio_direction_input(LVDS_BACKLIGHT_GP);
  440. }
  441. #endif /* CONFIG_VIDEO_IPUV3 */
  442. /*
  443. * Do not overwrite the console
  444. * Use always serial for U-Boot console
  445. */
  446. int overwrite_console(void)
  447. {
  448. return 1;
  449. }
  450. int board_eth_init(bd_t *bis)
  451. {
  452. setup_iomux_enet();
  453. setup_pcie();
  454. return cpu_eth_init(bis);
  455. }
  456. static iomux_v3_cfg_t const misc_pads[] = {
  457. MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  458. MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL),
  459. MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL),
  460. MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL),
  461. MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL),
  462. MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL),
  463. MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL),
  464. };
  465. #define SUS_S3_OUT IMX_GPIO_NR(4, 11)
  466. #define WIFI_EN IMX_GPIO_NR(6, 14)
  467. int board_early_init_f(void)
  468. {
  469. imx_iomux_v3_setup_multiple_pads(misc_pads,
  470. ARRAY_SIZE(misc_pads));
  471. setup_iomux_uart();
  472. #if defined(CONFIG_VIDEO_IPUV3)
  473. if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
  474. /* Set LDB clock to Video PLL */
  475. select_ldb_di_clock_source(MXC_PLL5_CLK);
  476. else
  477. /* Set LDB clock to USB PLL */
  478. select_ldb_di_clock_source(MXC_PLL3_SW_CLK);
  479. #endif
  480. return 0;
  481. }
  482. int board_init(void)
  483. {
  484. gpio_direction_output(SUS_S3_OUT, 1);
  485. gpio_direction_output(WIFI_EN, 1);
  486. #if defined(CONFIG_VIDEO_IPUV3)
  487. if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
  488. setup_display_b850v3();
  489. else
  490. setup_display_bx50v3();
  491. #endif
  492. /* address of boot parameters */
  493. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  494. #ifdef CONFIG_MXC_SPI
  495. setup_spi();
  496. #endif
  497. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  498. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  499. setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
  500. return 0;
  501. }
  502. #ifdef CONFIG_CMD_BMODE
  503. static const struct boot_mode board_boot_modes[] = {
  504. /* 4 bit bus width */
  505. {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
  506. {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  507. {NULL, 0},
  508. };
  509. #endif
  510. void pmic_init(void)
  511. {
  512. #define I2C_PMIC 0x2
  513. #define DA9063_I2C_ADDR 0x58
  514. #define DA9063_REG_BCORE2_CFG 0x9D
  515. #define DA9063_REG_BCORE1_CFG 0x9E
  516. #define DA9063_REG_BPRO_CFG 0x9F
  517. #define DA9063_REG_BIO_CFG 0xA0
  518. #define DA9063_REG_BMEM_CFG 0xA1
  519. #define DA9063_REG_BPERI_CFG 0xA2
  520. #define DA9063_BUCK_MODE_MASK 0xC0
  521. #define DA9063_BUCK_MODE_MANUAL 0x00
  522. #define DA9063_BUCK_MODE_SLEEP 0x40
  523. #define DA9063_BUCK_MODE_SYNC 0x80
  524. #define DA9063_BUCK_MODE_AUTO 0xC0
  525. uchar val;
  526. i2c_set_bus_num(I2C_PMIC);
  527. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
  528. val &= ~DA9063_BUCK_MODE_MASK;
  529. val |= DA9063_BUCK_MODE_SYNC;
  530. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
  531. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
  532. val &= ~DA9063_BUCK_MODE_MASK;
  533. val |= DA9063_BUCK_MODE_SYNC;
  534. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
  535. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
  536. val &= ~DA9063_BUCK_MODE_MASK;
  537. val |= DA9063_BUCK_MODE_SYNC;
  538. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
  539. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
  540. val &= ~DA9063_BUCK_MODE_MASK;
  541. val |= DA9063_BUCK_MODE_SYNC;
  542. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
  543. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
  544. val &= ~DA9063_BUCK_MODE_MASK;
  545. val |= DA9063_BUCK_MODE_SYNC;
  546. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
  547. i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
  548. val &= ~DA9063_BUCK_MODE_MASK;
  549. val |= DA9063_BUCK_MODE_SYNC;
  550. i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
  551. }
  552. int board_late_init(void)
  553. {
  554. #ifdef CONFIG_CMD_BMODE
  555. add_board_boot_modes(board_boot_modes);
  556. #endif
  557. #ifdef CONFIG_VIDEO_IPUV3
  558. /* We need at least 200ms between power on and backlight on
  559. * as per specifications from CHI MEI */
  560. mdelay(250);
  561. /* enable backlight PWM 1 */
  562. pwm_init(0, 0, 0);
  563. /* duty cycle 5000000ns, period: 5000000ns */
  564. pwm_config(0, 5000000, 5000000);
  565. /* Backlight Power */
  566. gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
  567. pwm_enable(0);
  568. #endif
  569. /* board specific pmic init */
  570. pmic_init();
  571. return 0;
  572. }
  573. int checkboard(void)
  574. {
  575. printf("BOARD: %s\n", CONFIG_BOARD_NAME);
  576. return 0;
  577. }