osd.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <i2c.h>
  9. #include <malloc.h>
  10. #include "ch7301.h"
  11. #include "dp501.h"
  12. #include <gdsys_fpga.h>
  13. #define ICS8N3QV01_I2C_ADDR 0x6E
  14. #define ICS8N3QV01_FREF 114285000
  15. #define ICS8N3QV01_FREF_LL 114285000LL
  16. #define ICS8N3QV01_F_DEFAULT_0 156250000LL
  17. #define ICS8N3QV01_F_DEFAULT_1 125000000LL
  18. #define ICS8N3QV01_F_DEFAULT_2 100000000LL
  19. #define ICS8N3QV01_F_DEFAULT_3 25175000LL
  20. #define SIL1178_MASTER_I2C_ADDRESS 0x38
  21. #define SIL1178_SLAVE_I2C_ADDRESS 0x39
  22. #define PIXCLK_640_480_60 25180000
  23. #define MAX_X_CHARS 53
  24. #define MAX_Y_CHARS 26
  25. #ifdef CONFIG_SYS_OSD_DH
  26. #define MAX_OSD_SCREEN 8
  27. #define OSD_DH_BASE 4
  28. #else
  29. #define MAX_OSD_SCREEN 4
  30. #endif
  31. #ifdef CONFIG_SYS_OSD_DH
  32. #define OSD_SET_REG(screen, fld, val) \
  33. do { \
  34. if (screen >= OSD_DH_BASE) \
  35. FPGA_SET_REG(screen - OSD_DH_BASE, osd1.fld, val); \
  36. else \
  37. FPGA_SET_REG(screen, osd0.fld, val); \
  38. } while (0)
  39. #else
  40. #define OSD_SET_REG(screen, fld, val) \
  41. FPGA_SET_REG(screen, osd0.fld, val)
  42. #endif
  43. #ifdef CONFIG_SYS_OSD_DH
  44. #define OSD_GET_REG(screen, fld, val) \
  45. do { \
  46. if (screen >= OSD_DH_BASE) \
  47. FPGA_GET_REG(screen - OSD_DH_BASE, osd1.fld, val); \
  48. else \
  49. FPGA_GET_REG(screen, osd0.fld, val); \
  50. } while (0)
  51. #else
  52. #define OSD_GET_REG(screen, fld, val) \
  53. FPGA_GET_REG(screen, osd0.fld, val)
  54. #endif
  55. unsigned int base_width;
  56. unsigned int base_height;
  57. size_t bufsize;
  58. u16 *buf;
  59. unsigned int osd_screen_mask = 0;
  60. #ifdef CONFIG_SYS_ICS8N3QV01_I2C
  61. int ics8n3qv01_i2c[] = CONFIG_SYS_ICS8N3QV01_I2C;
  62. #endif
  63. #ifdef CONFIG_SYS_SIL1178_I2C
  64. int sil1178_i2c[] = CONFIG_SYS_SIL1178_I2C;
  65. #endif
  66. #ifdef CONFIG_SYS_MPC92469AC
  67. static void mpc92469ac_calc_parameters(unsigned int fout,
  68. unsigned int *post_div, unsigned int *feedback_div)
  69. {
  70. unsigned int n = *post_div;
  71. unsigned int m = *feedback_div;
  72. unsigned int a;
  73. unsigned int b = 14745600 / 16;
  74. if (fout < 50169600)
  75. n = 8;
  76. else if (fout < 100339199)
  77. n = 4;
  78. else if (fout < 200678399)
  79. n = 2;
  80. else
  81. n = 1;
  82. a = fout * n + (b / 2); /* add b/2 for proper rounding */
  83. m = a / b;
  84. *post_div = n;
  85. *feedback_div = m;
  86. }
  87. static void mpc92469ac_set(unsigned screen, unsigned int fout)
  88. {
  89. unsigned int n;
  90. unsigned int m;
  91. unsigned int bitval = 0;
  92. mpc92469ac_calc_parameters(fout, &n, &m);
  93. switch (n) {
  94. case 1:
  95. bitval = 0x00;
  96. break;
  97. case 2:
  98. bitval = 0x01;
  99. break;
  100. case 4:
  101. bitval = 0x02;
  102. break;
  103. case 8:
  104. bitval = 0x03;
  105. break;
  106. }
  107. FPGA_SET_REG(screen, mpc3w_control, (bitval << 9) | m);
  108. }
  109. #endif
  110. #ifdef CONFIG_SYS_ICS8N3QV01_I2C
  111. static unsigned int ics8n3qv01_get_fout_calc(unsigned index)
  112. {
  113. unsigned long long n;
  114. unsigned long long mint;
  115. unsigned long long mfrac;
  116. u8 reg_a, reg_b, reg_c, reg_d, reg_f;
  117. unsigned long long fout_calc;
  118. if (index > 3)
  119. return 0;
  120. reg_a = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0 + index);
  121. reg_b = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 4 + index);
  122. reg_c = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 8 + index);
  123. reg_d = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 12 + index);
  124. reg_f = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20 + index);
  125. mint = ((reg_a >> 1) & 0x1f) | (reg_f & 0x20);
  126. mfrac = ((reg_a & 0x01) << 17) | (reg_b << 9) | (reg_c << 1)
  127. | (reg_d >> 7);
  128. n = reg_d & 0x7f;
  129. fout_calc = (mint * ICS8N3QV01_FREF_LL
  130. + mfrac * ICS8N3QV01_FREF_LL / 262144LL
  131. + ICS8N3QV01_FREF_LL / 524288LL
  132. + n / 2)
  133. / n
  134. * 1000000
  135. / (1000000 - 100);
  136. return fout_calc;
  137. }
  138. static void ics8n3qv01_calc_parameters(unsigned int fout,
  139. unsigned int *_mint, unsigned int *_mfrac,
  140. unsigned int *_n)
  141. {
  142. unsigned int n;
  143. unsigned int foutiic;
  144. unsigned int fvcoiic;
  145. unsigned int mint;
  146. unsigned long long mfrac;
  147. n = (2215000000U + fout / 2) / fout;
  148. if ((n & 1) && (n > 5))
  149. n -= 1;
  150. foutiic = fout - (fout / 10000);
  151. fvcoiic = foutiic * n;
  152. mint = fvcoiic / 114285000;
  153. if ((mint < 17) || (mint > 63))
  154. printf("ics8n3qv01_calc_parameters: cannot determine mint\n");
  155. mfrac = ((unsigned long long)fvcoiic % 114285000LL) * 262144LL
  156. / 114285000LL;
  157. *_mint = mint;
  158. *_mfrac = mfrac;
  159. *_n = n;
  160. }
  161. static void ics8n3qv01_set(unsigned int fout)
  162. {
  163. unsigned int n;
  164. unsigned int mint;
  165. unsigned int mfrac;
  166. unsigned int fout_calc;
  167. unsigned long long fout_prog;
  168. long long off_ppm;
  169. u8 reg0, reg4, reg8, reg12, reg18, reg20;
  170. fout_calc = ics8n3qv01_get_fout_calc(1);
  171. off_ppm = (fout_calc - ICS8N3QV01_F_DEFAULT_1) * 1000000
  172. / ICS8N3QV01_F_DEFAULT_1;
  173. printf(" PLL is off by %lld ppm\n", off_ppm);
  174. fout_prog = (unsigned long long)fout * (unsigned long long)fout_calc
  175. / ICS8N3QV01_F_DEFAULT_1;
  176. ics8n3qv01_calc_parameters(fout_prog, &mint, &mfrac, &n);
  177. reg0 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0) & 0xc0;
  178. reg0 |= (mint & 0x1f) << 1;
  179. reg0 |= (mfrac >> 17) & 0x01;
  180. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 0, reg0);
  181. reg4 = mfrac >> 9;
  182. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 4, reg4);
  183. reg8 = mfrac >> 1;
  184. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 8, reg8);
  185. reg12 = mfrac << 7;
  186. reg12 |= n & 0x7f;
  187. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 12, reg12);
  188. reg18 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 18) & 0x03;
  189. reg18 |= 0x20;
  190. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 18, reg18);
  191. reg20 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20) & 0x1f;
  192. reg20 |= mint & (1 << 5);
  193. i2c_reg_write(ICS8N3QV01_I2C_ADDR, 20, reg20);
  194. }
  195. #endif
  196. static int osd_write_videomem(unsigned screen, unsigned offset,
  197. u16 *data, size_t charcount)
  198. {
  199. unsigned int k;
  200. for (k = 0; k < charcount; ++k) {
  201. if (offset + k >= bufsize)
  202. return -1;
  203. #ifdef CONFIG_SYS_OSD_DH
  204. if (screen >= OSD_DH_BASE)
  205. FPGA_SET_REG(screen - OSD_DH_BASE,
  206. videomem1[offset + k], data[k]);
  207. else
  208. FPGA_SET_REG(screen, videomem0[offset + k], data[k]);
  209. #else
  210. FPGA_SET_REG(screen, videomem0[offset + k], data[k]);
  211. #endif
  212. }
  213. return charcount;
  214. }
  215. static int osd_print(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  216. {
  217. unsigned screen;
  218. if (argc < 5) {
  219. cmd_usage(cmdtp);
  220. return 1;
  221. }
  222. for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
  223. unsigned x;
  224. unsigned y;
  225. unsigned charcount;
  226. unsigned len;
  227. u8 color;
  228. unsigned int k;
  229. char *text;
  230. int res;
  231. if (!(osd_screen_mask & (1 << screen)))
  232. continue;
  233. x = simple_strtoul(argv[1], NULL, 16);
  234. y = simple_strtoul(argv[2], NULL, 16);
  235. color = simple_strtoul(argv[3], NULL, 16);
  236. text = argv[4];
  237. charcount = strlen(text);
  238. len = (charcount > bufsize) ? bufsize : charcount;
  239. for (k = 0; k < len; ++k)
  240. buf[k] = (text[k] << 8) | color;
  241. res = osd_write_videomem(screen, y * base_width + x, buf, len);
  242. if (res < 0)
  243. return res;
  244. OSD_SET_REG(screen, control, 0x0049);
  245. }
  246. return 0;
  247. }
  248. int osd_probe(unsigned screen)
  249. {
  250. u16 version;
  251. u16 features;
  252. int old_bus = i2c_get_bus_num();
  253. bool pixclock_present = false;
  254. bool output_driver_present = false;
  255. OSD_GET_REG(0, version, &version);
  256. OSD_GET_REG(0, features, &features);
  257. base_width = ((features & 0x3f00) >> 8) + 1;
  258. base_height = (features & 0x001f) + 1;
  259. bufsize = base_width * base_height;
  260. buf = malloc(sizeof(u16) * bufsize);
  261. if (!buf)
  262. return -1;
  263. #ifdef CONFIG_SYS_OSD_DH
  264. printf("OSD%d-%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n",
  265. (screen >= OSD_DH_BASE) ? (screen - OSD_DH_BASE) : screen,
  266. (screen > 3) ? 1 : 0, version/100, version%100, base_width,
  267. base_height);
  268. #else
  269. printf("OSD%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n",
  270. screen, version/100, version%100, base_width, base_height);
  271. #endif
  272. /* setup pixclock */
  273. #ifdef CONFIG_SYS_MPC92469AC
  274. pixclock_present = true;
  275. mpc92469ac_set(screen, PIXCLK_640_480_60);
  276. #endif
  277. #ifdef CONFIG_SYS_ICS8N3QV01_I2C
  278. i2c_set_bus_num(ics8n3qv01_i2c[screen]);
  279. if (!i2c_probe(ICS8N3QV01_I2C_ADDR)) {
  280. ics8n3qv01_set(PIXCLK_640_480_60);
  281. pixclock_present = true;
  282. }
  283. #endif
  284. if (!pixclock_present)
  285. printf(" no pixelclock found\n");
  286. /* setup output driver */
  287. #ifdef CONFIG_SYS_CH7301_I2C
  288. if (!ch7301_probe(screen, true))
  289. output_driver_present = true;
  290. #endif
  291. #ifdef CONFIG_SYS_SIL1178_I2C
  292. i2c_set_bus_num(sil1178_i2c[screen]);
  293. if (!i2c_probe(SIL1178_SLAVE_I2C_ADDRESS)) {
  294. if (i2c_reg_read(SIL1178_SLAVE_I2C_ADDRESS, 0x02) == 0x06) {
  295. /*
  296. * magic initialization sequence,
  297. * adapted from datasheet
  298. */
  299. i2c_reg_write(SIL1178_SLAVE_I2C_ADDRESS, 0x08, 0x36);
  300. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x44);
  301. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x4c);
  302. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0e, 0x10);
  303. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0a, 0x80);
  304. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x09, 0x30);
  305. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0c, 0x89);
  306. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0d, 0x60);
  307. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x36);
  308. i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x37);
  309. output_driver_present = true;
  310. }
  311. }
  312. #endif
  313. #ifdef CONFIG_SYS_DP501_I2C
  314. if (!dp501_probe(screen, true))
  315. output_driver_present = true;
  316. #endif
  317. if (!output_driver_present)
  318. printf(" no output driver found\n");
  319. OSD_SET_REG(screen, xy_size, ((32 - 1) << 8) | (16 - 1));
  320. OSD_SET_REG(screen, x_pos, 0x007f);
  321. OSD_SET_REG(screen, y_pos, 0x005f);
  322. if (pixclock_present && output_driver_present)
  323. osd_screen_mask |= 1 << screen;
  324. i2c_set_bus_num(old_bus);
  325. return 0;
  326. }
  327. int osd_write(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  328. {
  329. unsigned screen;
  330. if ((argc < 4) || (strlen(argv[3]) % 4)) {
  331. cmd_usage(cmdtp);
  332. return 1;
  333. }
  334. for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
  335. unsigned x;
  336. unsigned y;
  337. unsigned k;
  338. u16 buffer[base_width];
  339. char *rp;
  340. u16 *wp = buffer;
  341. unsigned count = (argc > 4) ?
  342. simple_strtoul(argv[4], NULL, 16) : 1;
  343. if (!(osd_screen_mask & (1 << screen)))
  344. continue;
  345. x = simple_strtoul(argv[1], NULL, 16);
  346. y = simple_strtoul(argv[2], NULL, 16);
  347. rp = argv[3];
  348. while (*rp) {
  349. char substr[5];
  350. memcpy(substr, rp, 4);
  351. substr[4] = 0;
  352. *wp = simple_strtoul(substr, NULL, 16);
  353. rp += 4;
  354. wp++;
  355. if (wp - buffer > base_width)
  356. break;
  357. }
  358. for (k = 0; k < count; ++k) {
  359. unsigned offset =
  360. y * base_width + x + k * (wp - buffer);
  361. osd_write_videomem(screen, offset, buffer,
  362. wp - buffer);
  363. }
  364. OSD_SET_REG(screen, control, 0x0049);
  365. }
  366. return 0;
  367. }
  368. int osd_size(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  369. {
  370. unsigned screen;
  371. unsigned x;
  372. unsigned y;
  373. if (argc < 3) {
  374. cmd_usage(cmdtp);
  375. return 1;
  376. }
  377. x = simple_strtoul(argv[1], NULL, 16);
  378. y = simple_strtoul(argv[2], NULL, 16);
  379. if (!x || (x > 64) || (x > MAX_X_CHARS) ||
  380. !y || (y > 32) || (y > MAX_Y_CHARS)) {
  381. cmd_usage(cmdtp);
  382. return 1;
  383. }
  384. for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
  385. if (!(osd_screen_mask & (1 << screen)))
  386. continue;
  387. OSD_SET_REG(screen, xy_size, ((x - 1) << 8) | (y - 1));
  388. OSD_SET_REG(screen, x_pos, 32767 * (640 - 12 * x) / 65535);
  389. OSD_SET_REG(screen, y_pos, 32767 * (480 - 18 * y) / 65535);
  390. }
  391. return 0;
  392. }
  393. U_BOOT_CMD(
  394. osdw, 5, 0, osd_write,
  395. "write 16-bit hex encoded buffer to osd memory",
  396. "pos_x pos_y buffer count\n"
  397. );
  398. U_BOOT_CMD(
  399. osdp, 5, 0, osd_print,
  400. "write ASCII buffer to osd memory",
  401. "pos_x pos_y color text\n"
  402. );
  403. U_BOOT_CMD(
  404. osdsize, 3, 0, osd_size,
  405. "set OSD XY size in characters",
  406. "size_x(max. " __stringify(MAX_X_CHARS)
  407. ") size_y(max. " __stringify(MAX_Y_CHARS) ")\n"
  408. );