dp501.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * (C) Copyright 2012
  3. * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. /* Parade Technologies Inc. DP501 DisplayPort DVI/HDMI Transmitter */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <errno.h>
  11. #include <i2c.h>
  12. #define DP501_I2C_ADDR 0x08
  13. #ifdef CONFIG_SYS_DP501_I2C
  14. int dp501_i2c[] = CONFIG_SYS_DP501_I2C;
  15. #endif
  16. #ifdef CONFIG_SYS_DP501_BASE
  17. int dp501_base[] = CONFIG_SYS_DP501_BASE;
  18. #endif
  19. static void dp501_setbits(u8 addr, u8 reg, u8 mask)
  20. {
  21. u8 val;
  22. val = i2c_reg_read(addr, reg);
  23. setbits_8(&val, mask);
  24. i2c_reg_write(addr, reg, val);
  25. }
  26. static void dp501_clrbits(u8 addr, u8 reg, u8 mask)
  27. {
  28. u8 val;
  29. val = i2c_reg_read(addr, reg);
  30. clrbits_8(&val, mask);
  31. i2c_reg_write(addr, reg, val);
  32. }
  33. static int dp501_detect_cable_adapter(u8 addr)
  34. {
  35. u8 val = i2c_reg_read(addr, 0x00);
  36. return !(val & 0x04);
  37. }
  38. static void dp501_link_training(u8 addr)
  39. {
  40. u8 val;
  41. u8 link_bw;
  42. u8 max_lane_cnt;
  43. u8 lane_cnt;
  44. val = i2c_reg_read(addr, 0x51);
  45. if (val >= 0x0a)
  46. link_bw = 0x0a;
  47. else
  48. link_bw = 0x06;
  49. if (link_bw != val)
  50. printf("DP sink supports %d Mbps link rate, set to %d Mbps\n",
  51. val * 270, link_bw * 270);
  52. i2c_reg_write(addr, 0x5d, link_bw); /* set link_bw */
  53. val = i2c_reg_read(addr, 0x52);
  54. max_lane_cnt = val & 0x1f;
  55. if (max_lane_cnt >= 4)
  56. lane_cnt = 4;
  57. else
  58. lane_cnt = max_lane_cnt;
  59. if (lane_cnt != max_lane_cnt)
  60. printf("DP sink supports %d lanes, set to %d lanes\n",
  61. max_lane_cnt, lane_cnt);
  62. i2c_reg_write(addr, 0x5e, lane_cnt | (val & 0x80)); /* set lane_cnt */
  63. val = i2c_reg_read(addr, 0x53);
  64. i2c_reg_write(addr, 0x5c, val); /* set downspread_ctl */
  65. i2c_reg_write(addr, 0x5f, 0x0d); /* start training */
  66. }
  67. void dp501_powerup(u8 addr)
  68. {
  69. dp501_clrbits(addr, 0x0a, 0x30); /* power on encoder */
  70. dp501_setbits(addr, 0x0a, 0x0e); /* block HDCP and MCCS on I2C bride*/
  71. i2c_reg_write(addr, 0x27, 0x30); /* Hardware auto detect DVO timing */
  72. dp501_setbits(addr, 0x72, 0x80); /* DPCD read enable */
  73. dp501_setbits(addr, 0x30, 0x20); /* RS polynomial select */
  74. i2c_reg_write(addr, 0x71, 0x20); /* Enable Aux burst write */
  75. dp501_setbits(addr, 0x78, 0x30); /* Disable HPD2 IRQ */
  76. dp501_clrbits(addr, 0x2f, 0x40); /* Link FIFO reset selection */
  77. dp501_clrbits(addr, 0x60, 0x20); /* Enable scrambling */
  78. #ifdef CONFIG_SYS_DP501_VCAPCTRL0
  79. i2c_reg_write(addr, 0x24, CONFIG_SYS_DP501_VCAPCTRL0);
  80. #else
  81. i2c_reg_write(addr, 0x24, 0xc0); /* SDR mode 0, ext. H/VSYNC */
  82. #endif
  83. #ifdef CONFIG_SYS_DP501_DIFFERENTIAL
  84. i2c_reg_write(addr + 2, 0x24, 0x10); /* clock input differential */
  85. i2c_reg_write(addr + 2, 0x25, 0x04);
  86. i2c_reg_write(addr + 2, 0x26, 0x10);
  87. #else
  88. i2c_reg_write(addr + 2, 0x24, 0x02); /* clock input single ended */
  89. #endif
  90. i2c_reg_write(addr + 2, 0x1a, 0x04); /* SPDIF input method TTL */
  91. i2c_reg_write(addr + 2, 0x00, 0x18); /* driving strength */
  92. i2c_reg_write(addr + 2, 0x03, 0x06); /* driving strength */
  93. i2c_reg_write(addr, 0x2c, 0x00); /* configure N value */
  94. i2c_reg_write(addr, 0x2d, 0x00); /* configure N value */
  95. i2c_reg_write(addr, 0x2e, 0x0c); /* configure N value */
  96. i2c_reg_write(addr, 0x76, 0xff); /* clear all interrupt */
  97. dp501_setbits(addr, 0x78, 0x03); /* clear all interrupt */
  98. i2c_reg_write(addr, 0x75, 0xf8); /* aux channel reset */
  99. i2c_reg_write(addr, 0x75, 0x00); /* clear aux channel reset */
  100. i2c_reg_write(addr, 0x87, 0x7f); /* set retry counter as 7
  101. retry interval 400us */
  102. if (dp501_detect_cable_adapter(addr)) {
  103. printf("DVI/HDMI cable adapter detected\n");
  104. i2c_reg_write(addr, 0x5e, 0x04); /* enable 4 channel */
  105. dp501_clrbits(addr, 0x00, 0x08); /* DVI/HDMI HDCP operation */
  106. } else {
  107. printf("no DVI/HDMI cable adapter detected\n");
  108. dp501_setbits(addr, 0x00, 0x08); /* for DP HDCP operation */
  109. dp501_link_training(addr);
  110. }
  111. }
  112. void dp501_powerdown(u8 addr)
  113. {
  114. dp501_setbits(addr, 0x0a, 0x30); /* power down encoder, standby mode */
  115. }
  116. int dp501_probe(unsigned screen, bool power)
  117. {
  118. #ifdef CONFIG_SYS_DP501_BASE
  119. uint8_t dp501_addr = dp501_base[screen];
  120. #else
  121. uint8_t dp501_addr = DP501_I2C_ADDR;
  122. #endif
  123. #ifdef CONFIG_SYS_DP501_I2C
  124. i2c_set_bus_num(dp501_i2c[screen]);
  125. #endif
  126. if (i2c_probe(dp501_addr))
  127. return -1;
  128. dp501_powerup(dp501_addr);
  129. return 0;
  130. }