iocon.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <command.h>
  9. #include <errno.h>
  10. #include <asm/processor.h>
  11. #include <asm/io.h>
  12. #include <asm/ppc4xx-gpio.h>
  13. #include "405ep.h"
  14. #include <gdsys_fpga.h>
  15. #include "../common/osd.h"
  16. #include "../common/mclink.h"
  17. #include "../common/phy.h"
  18. #include <i2c.h>
  19. #include <pca953x.h>
  20. #include <pca9698.h>
  21. #include <miiphy.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #define LATCH0_BASE (CONFIG_SYS_LATCH_BASE)
  24. #define LATCH1_BASE (CONFIG_SYS_LATCH_BASE + 0x100)
  25. #define LATCH2_BASE (CONFIG_SYS_LATCH_BASE + 0x200)
  26. #define MAX_MUX_CHANNELS 2
  27. enum {
  28. UNITTYPE_MAIN_SERVER = 0,
  29. UNITTYPE_MAIN_USER = 1,
  30. UNITTYPE_VIDEO_SERVER = 2,
  31. UNITTYPE_VIDEO_USER = 3,
  32. };
  33. enum {
  34. HWVER_100 = 0,
  35. HWVER_104 = 1,
  36. HWVER_110 = 2,
  37. HWVER_120 = 3,
  38. HWVER_200 = 4,
  39. HWVER_210 = 5,
  40. HWVER_220 = 6,
  41. HWVER_230 = 7,
  42. };
  43. enum {
  44. FPGA_HWVER_200 = 0,
  45. FPGA_HWVER_210 = 1,
  46. };
  47. enum {
  48. COMPRESSION_NONE = 0,
  49. COMPRESSION_TYPE1_DELTA = 1,
  50. COMPRESSION_TYPE1_TYPE2_DELTA = 3,
  51. };
  52. enum {
  53. AUDIO_NONE = 0,
  54. AUDIO_TX = 1,
  55. AUDIO_RX = 2,
  56. AUDIO_RXTX = 3,
  57. };
  58. enum {
  59. SYSCLK_147456 = 0,
  60. };
  61. enum {
  62. RAM_DDR2_32 = 0,
  63. RAM_DDR3_32 = 1,
  64. };
  65. enum {
  66. CARRIER_SPEED_1G = 0,
  67. CARRIER_SPEED_2_5G = 1,
  68. };
  69. enum {
  70. MCFPGA_DONE = 1 << 0,
  71. MCFPGA_INIT_N = 1 << 1,
  72. MCFPGA_PROGRAM_N = 1 << 2,
  73. MCFPGA_UPDATE_ENABLE_N = 1 << 3,
  74. MCFPGA_RESET_N = 1 << 4,
  75. };
  76. enum {
  77. GPIO_MDC = 1 << 14,
  78. GPIO_MDIO = 1 << 15,
  79. };
  80. unsigned int mclink_fpgacount;
  81. struct ihs_fpga *fpga_ptr[] = CONFIG_SYS_FPGA_PTR;
  82. int fpga_set_reg(u32 fpga, u16 *reg, off_t regoff, u16 data)
  83. {
  84. int res;
  85. switch (fpga) {
  86. case 0:
  87. out_le16(reg, data);
  88. break;
  89. default:
  90. res = mclink_send(fpga - 1, regoff, data);
  91. if (res < 0) {
  92. printf("mclink_send reg %02lx data %04x returned %d\n",
  93. regoff, data, res);
  94. return res;
  95. }
  96. break;
  97. }
  98. return 0;
  99. }
  100. int fpga_get_reg(u32 fpga, u16 *reg, off_t regoff, u16 *data)
  101. {
  102. int res;
  103. switch (fpga) {
  104. case 0:
  105. *data = in_le16(reg);
  106. break;
  107. default:
  108. if (fpga > mclink_fpgacount)
  109. return -EINVAL;
  110. res = mclink_receive(fpga - 1, regoff, data);
  111. if (res < 0) {
  112. printf("mclink_receive reg %02lx returned %d\n",
  113. regoff, res);
  114. return res;
  115. }
  116. }
  117. return 0;
  118. }
  119. /*
  120. * Check Board Identity:
  121. */
  122. int checkboard(void)
  123. {
  124. char *s = getenv("serial#");
  125. puts("Board: ");
  126. puts("IoCon");
  127. if (s != NULL) {
  128. puts(", serial# ");
  129. puts(s);
  130. }
  131. puts("\n");
  132. return 0;
  133. }
  134. static void print_fpga_info(unsigned int fpga, bool rgmii2_present)
  135. {
  136. u16 versions;
  137. u16 fpga_version;
  138. u16 fpga_features;
  139. unsigned unit_type;
  140. unsigned hardware_version;
  141. unsigned feature_compression;
  142. unsigned feature_osd;
  143. unsigned feature_audio;
  144. unsigned feature_sysclock;
  145. unsigned feature_ramconfig;
  146. unsigned feature_carrier_speed;
  147. unsigned feature_carriers;
  148. unsigned feature_video_channels;
  149. int legacy = get_fpga_state(fpga) & FPGA_STATE_PLATFORM;
  150. FPGA_GET_REG(fpga, versions, &versions);
  151. FPGA_GET_REG(fpga, fpga_version, &fpga_version);
  152. FPGA_GET_REG(fpga, fpga_features, &fpga_features);
  153. unit_type = (versions & 0xf000) >> 12;
  154. feature_compression = (fpga_features & 0xe000) >> 13;
  155. feature_osd = fpga_features & (1<<11);
  156. feature_audio = (fpga_features & 0x0600) >> 9;
  157. feature_sysclock = (fpga_features & 0x0180) >> 7;
  158. feature_ramconfig = (fpga_features & 0x0060) >> 5;
  159. feature_carrier_speed = fpga_features & (1<<4);
  160. feature_carriers = (fpga_features & 0x000c) >> 2;
  161. feature_video_channels = fpga_features & 0x0003;
  162. if (legacy)
  163. printf("legacy ");
  164. switch (unit_type) {
  165. case UNITTYPE_MAIN_USER:
  166. printf("Mainchannel");
  167. break;
  168. case UNITTYPE_VIDEO_USER:
  169. printf("Videochannel");
  170. break;
  171. default:
  172. printf("UnitType %d(not supported)", unit_type);
  173. break;
  174. }
  175. if (unit_type == UNITTYPE_MAIN_USER) {
  176. if (legacy)
  177. hardware_version =
  178. (in_le16((void *)LATCH2_BASE)>>8) & 0x0f;
  179. else
  180. hardware_version =
  181. (!!pca9698_get_value(0x20, 24) << 0)
  182. | (!!pca9698_get_value(0x20, 25) << 1)
  183. | (!!pca9698_get_value(0x20, 26) << 2)
  184. | (!!pca9698_get_value(0x20, 27) << 3);
  185. switch (hardware_version) {
  186. case HWVER_100:
  187. printf(" HW-Ver 1.00,");
  188. break;
  189. case HWVER_104:
  190. printf(" HW-Ver 1.04,");
  191. break;
  192. case HWVER_110:
  193. printf(" HW-Ver 1.10,");
  194. break;
  195. case HWVER_120:
  196. printf(" HW-Ver 1.20-1.21,");
  197. break;
  198. case HWVER_200:
  199. printf(" HW-Ver 2.00,");
  200. break;
  201. case HWVER_210:
  202. printf(" HW-Ver 2.10,");
  203. break;
  204. case HWVER_220:
  205. printf(" HW-Ver 2.20,");
  206. break;
  207. case HWVER_230:
  208. printf(" HW-Ver 2.30,");
  209. break;
  210. default:
  211. printf(" HW-Ver %d(not supported),",
  212. hardware_version);
  213. break;
  214. }
  215. if (rgmii2_present)
  216. printf(" RGMII2,");
  217. }
  218. if (unit_type == UNITTYPE_VIDEO_USER) {
  219. hardware_version = versions & 0x000f;
  220. switch (hardware_version) {
  221. case FPGA_HWVER_200:
  222. printf(" HW-Ver 2.00,");
  223. break;
  224. case FPGA_HWVER_210:
  225. printf(" HW-Ver 2.10,");
  226. break;
  227. default:
  228. printf(" HW-Ver %d(not supported),",
  229. hardware_version);
  230. break;
  231. }
  232. }
  233. printf(" FPGA V %d.%02d\n features:",
  234. fpga_version / 100, fpga_version % 100);
  235. switch (feature_compression) {
  236. case COMPRESSION_NONE:
  237. printf(" no compression");
  238. break;
  239. case COMPRESSION_TYPE1_DELTA:
  240. printf(" type1-deltacompression");
  241. break;
  242. case COMPRESSION_TYPE1_TYPE2_DELTA:
  243. printf(" type1-deltacompression, type2-inlinecompression");
  244. break;
  245. default:
  246. printf(" compression %d(not supported)", feature_compression);
  247. break;
  248. }
  249. printf(", %sosd", feature_osd ? "" : "no ");
  250. switch (feature_audio) {
  251. case AUDIO_NONE:
  252. printf(", no audio");
  253. break;
  254. case AUDIO_TX:
  255. printf(", audio tx");
  256. break;
  257. case AUDIO_RX:
  258. printf(", audio rx");
  259. break;
  260. case AUDIO_RXTX:
  261. printf(", audio rx+tx");
  262. break;
  263. default:
  264. printf(", audio %d(not supported)", feature_audio);
  265. break;
  266. }
  267. puts(",\n ");
  268. switch (feature_sysclock) {
  269. case SYSCLK_147456:
  270. printf("clock 147.456 MHz");
  271. break;
  272. default:
  273. printf("clock %d(not supported)", feature_sysclock);
  274. break;
  275. }
  276. switch (feature_ramconfig) {
  277. case RAM_DDR2_32:
  278. printf(", RAM 32 bit DDR2");
  279. break;
  280. case RAM_DDR3_32:
  281. printf(", RAM 32 bit DDR3");
  282. break;
  283. default:
  284. printf(", RAM %d(not supported)", feature_ramconfig);
  285. break;
  286. }
  287. printf(", %d carrier(s) %s", feature_carriers,
  288. feature_carrier_speed ? "2.5Gbit/s" : "1Gbit/s");
  289. printf(", %d video channel(s)\n", feature_video_channels);
  290. }
  291. int last_stage_init(void)
  292. {
  293. int slaves;
  294. unsigned int k;
  295. unsigned int mux_ch;
  296. unsigned char mclink_controllers[] = { 0x24, 0x25, 0x26 };
  297. int legacy = get_fpga_state(0) & FPGA_STATE_PLATFORM;
  298. u16 fpga_features;
  299. int feature_carrier_speed;
  300. bool ch0_rgmii2_present = false;
  301. FPGA_GET_REG(0, fpga_features, &fpga_features);
  302. feature_carrier_speed = fpga_features & (1<<4);
  303. if (!legacy) {
  304. /* Turn on Parade DP501 */
  305. pca9698_direction_output(0x20, 9, 1);
  306. ch0_rgmii2_present = !pca9698_get_value(0x20, 30);
  307. }
  308. /* wait for FPGA done; then reset FPGA */
  309. for (k = 0; k < ARRAY_SIZE(mclink_controllers); ++k) {
  310. unsigned int ctr = 0;
  311. if (i2c_probe(mclink_controllers[k]))
  312. continue;
  313. while (!(pca953x_get_val(mclink_controllers[k])
  314. & MCFPGA_DONE)) {
  315. udelay(100000);
  316. if (ctr++ > 5) {
  317. printf("no done for mclink_controller %d\n", k);
  318. break;
  319. }
  320. }
  321. pca953x_set_dir(mclink_controllers[k], MCFPGA_RESET_N, 0);
  322. pca953x_set_val(mclink_controllers[k], MCFPGA_RESET_N, 0);
  323. udelay(10);
  324. pca953x_set_val(mclink_controllers[k], MCFPGA_RESET_N,
  325. MCFPGA_RESET_N);
  326. }
  327. if (!legacy && (feature_carrier_speed == CARRIER_SPEED_1G)) {
  328. int retval;
  329. struct mii_dev *mdiodev = mdio_alloc();
  330. if (!mdiodev)
  331. return -ENOMEM;
  332. strncpy(mdiodev->name, bb_miiphy_buses[0].name, MDIO_NAME_LEN);
  333. mdiodev->read = bb_miiphy_read;
  334. mdiodev->write = bb_miiphy_write;
  335. retval = mdio_register(mdiodev);
  336. if (retval < 0)
  337. return retval;
  338. for (mux_ch = 0; mux_ch < MAX_MUX_CHANNELS; ++mux_ch) {
  339. if ((mux_ch == 1) && !ch0_rgmii2_present)
  340. continue;
  341. setup_88e1518(bb_miiphy_buses[0].name, mux_ch);
  342. }
  343. }
  344. /* give slave-PLLs and Parade DP501 some time to be up and running */
  345. udelay(500000);
  346. mclink_fpgacount = CONFIG_SYS_MCLINK_MAX;
  347. slaves = mclink_probe();
  348. mclink_fpgacount = 0;
  349. print_fpga_info(0, ch0_rgmii2_present);
  350. osd_probe(0);
  351. if (slaves <= 0)
  352. return 0;
  353. mclink_fpgacount = slaves;
  354. for (k = 1; k <= slaves; ++k) {
  355. FPGA_GET_REG(k, fpga_features, &fpga_features);
  356. feature_carrier_speed = fpga_features & (1<<4);
  357. print_fpga_info(k, false);
  358. osd_probe(k);
  359. if (feature_carrier_speed == CARRIER_SPEED_1G) {
  360. int retval;
  361. struct mii_dev *mdiodev = mdio_alloc();
  362. if (!mdiodev)
  363. return -ENOMEM;
  364. strncpy(mdiodev->name, bb_miiphy_buses[k].name,
  365. MDIO_NAME_LEN);
  366. mdiodev->read = bb_miiphy_read;
  367. mdiodev->write = bb_miiphy_write;
  368. retval = mdio_register(mdiodev);
  369. if (retval < 0)
  370. return retval;
  371. setup_88e1518(bb_miiphy_buses[k].name, 0);
  372. }
  373. }
  374. return 0;
  375. }
  376. /*
  377. * provide access to fpga gpios (for I2C bitbang)
  378. * (these may look all too simple but make iocon.h much more readable)
  379. */
  380. void fpga_gpio_set(unsigned int bus, int pin)
  381. {
  382. FPGA_SET_REG(bus, gpio.set, pin);
  383. }
  384. void fpga_gpio_clear(unsigned int bus, int pin)
  385. {
  386. FPGA_SET_REG(bus, gpio.clear, pin);
  387. }
  388. int fpga_gpio_get(unsigned int bus, int pin)
  389. {
  390. u16 val;
  391. FPGA_GET_REG(bus, gpio.read, &val);
  392. return val & pin;
  393. }
  394. void gd405ep_init(void)
  395. {
  396. unsigned int k;
  397. if (i2c_probe(0x20)) { /* i2c_probe returns 0 on success */
  398. for (k = 0; k < CONFIG_SYS_FPGA_COUNT; ++k)
  399. gd->arch.fpga_state[k] |= FPGA_STATE_PLATFORM;
  400. } else {
  401. pca9698_direction_output(0x20, 4, 1);
  402. }
  403. }
  404. void gd405ep_set_fpga_reset(unsigned state)
  405. {
  406. int legacy = get_fpga_state(0) & FPGA_STATE_PLATFORM;
  407. if (legacy) {
  408. if (state) {
  409. out_le16((void *)LATCH0_BASE, CONFIG_SYS_LATCH0_RESET);
  410. out_le16((void *)LATCH1_BASE, CONFIG_SYS_LATCH1_RESET);
  411. } else {
  412. out_le16((void *)LATCH0_BASE, CONFIG_SYS_LATCH0_BOOT);
  413. out_le16((void *)LATCH1_BASE, CONFIG_SYS_LATCH1_BOOT);
  414. }
  415. } else {
  416. pca9698_set_value(0x20, 4, state ? 0 : 1);
  417. }
  418. }
  419. void gd405ep_setup_hw(void)
  420. {
  421. /*
  422. * set "startup-finished"-gpios
  423. */
  424. gpio_write_bit(21, 0);
  425. gpio_write_bit(22, 1);
  426. }
  427. int gd405ep_get_fpga_done(unsigned fpga)
  428. {
  429. int legacy = get_fpga_state(0) & FPGA_STATE_PLATFORM;
  430. if (legacy)
  431. return in_le16((void *)LATCH2_BASE)
  432. & CONFIG_SYS_FPGA_DONE(fpga);
  433. else
  434. return pca9698_get_value(0x20, 20);
  435. }
  436. /*
  437. * FPGA MII bitbang implementation
  438. */
  439. struct fpga_mii {
  440. unsigned fpga;
  441. int mdio;
  442. } fpga_mii[] = {
  443. { 0, 1},
  444. { 1, 1},
  445. { 2, 1},
  446. { 3, 1},
  447. };
  448. static int mii_dummy_init(struct bb_miiphy_bus *bus)
  449. {
  450. return 0;
  451. }
  452. static int mii_mdio_active(struct bb_miiphy_bus *bus)
  453. {
  454. struct fpga_mii *fpga_mii = bus->priv;
  455. if (fpga_mii->mdio)
  456. FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDIO);
  457. else
  458. FPGA_SET_REG(fpga_mii->fpga, gpio.clear, GPIO_MDIO);
  459. return 0;
  460. }
  461. static int mii_mdio_tristate(struct bb_miiphy_bus *bus)
  462. {
  463. struct fpga_mii *fpga_mii = bus->priv;
  464. FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDIO);
  465. return 0;
  466. }
  467. static int mii_set_mdio(struct bb_miiphy_bus *bus, int v)
  468. {
  469. struct fpga_mii *fpga_mii = bus->priv;
  470. if (v)
  471. FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDIO);
  472. else
  473. FPGA_SET_REG(fpga_mii->fpga, gpio.clear, GPIO_MDIO);
  474. fpga_mii->mdio = v;
  475. return 0;
  476. }
  477. static int mii_get_mdio(struct bb_miiphy_bus *bus, int *v)
  478. {
  479. u16 gpio;
  480. struct fpga_mii *fpga_mii = bus->priv;
  481. FPGA_GET_REG(fpga_mii->fpga, gpio.read, &gpio);
  482. *v = ((gpio & GPIO_MDIO) != 0);
  483. return 0;
  484. }
  485. static int mii_set_mdc(struct bb_miiphy_bus *bus, int v)
  486. {
  487. struct fpga_mii *fpga_mii = bus->priv;
  488. if (v)
  489. FPGA_SET_REG(fpga_mii->fpga, gpio.set, GPIO_MDC);
  490. else
  491. FPGA_SET_REG(fpga_mii->fpga, gpio.clear, GPIO_MDC);
  492. return 0;
  493. }
  494. static int mii_delay(struct bb_miiphy_bus *bus)
  495. {
  496. udelay(1);
  497. return 0;
  498. }
  499. struct bb_miiphy_bus bb_miiphy_buses[] = {
  500. {
  501. .name = "board0",
  502. .init = mii_dummy_init,
  503. .mdio_active = mii_mdio_active,
  504. .mdio_tristate = mii_mdio_tristate,
  505. .set_mdio = mii_set_mdio,
  506. .get_mdio = mii_get_mdio,
  507. .set_mdc = mii_set_mdc,
  508. .delay = mii_delay,
  509. .priv = &fpga_mii[0],
  510. },
  511. {
  512. .name = "board1",
  513. .init = mii_dummy_init,
  514. .mdio_active = mii_mdio_active,
  515. .mdio_tristate = mii_mdio_tristate,
  516. .set_mdio = mii_set_mdio,
  517. .get_mdio = mii_get_mdio,
  518. .set_mdc = mii_set_mdc,
  519. .delay = mii_delay,
  520. .priv = &fpga_mii[1],
  521. },
  522. {
  523. .name = "board2",
  524. .init = mii_dummy_init,
  525. .mdio_active = mii_mdio_active,
  526. .mdio_tristate = mii_mdio_tristate,
  527. .set_mdio = mii_set_mdio,
  528. .get_mdio = mii_get_mdio,
  529. .set_mdc = mii_set_mdc,
  530. .delay = mii_delay,
  531. .priv = &fpga_mii[2],
  532. },
  533. {
  534. .name = "board3",
  535. .init = mii_dummy_init,
  536. .mdio_active = mii_mdio_active,
  537. .mdio_tristate = mii_mdio_tristate,
  538. .set_mdio = mii_set_mdio,
  539. .get_mdio = mii_get_mdio,
  540. .set_mdc = mii_set_mdc,
  541. .delay = mii_delay,
  542. .priv = &fpga_mii[3],
  543. },
  544. };
  545. int bb_miiphy_buses_num = sizeof(bb_miiphy_buses) /
  546. sizeof(bb_miiphy_buses[0]);