tlb.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. struct fsl_e_tlb_entry tlb_table[] = {
  9. /* TLB 0 - for temp stack in cache */
  10. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  11. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  12. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  13. 0, 0, BOOKE_PAGESZ_4K, 0),
  14. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  15. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  16. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  17. 0, 0, BOOKE_PAGESZ_4K, 0),
  18. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  19. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  24. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  25. 0, 0, BOOKE_PAGESZ_4K, 0),
  26. /* TLB 1 */
  27. /* *I*** - Covers boot page */
  28. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  29. /*
  30. * *I*G - L3SRAM. When L3 is used as 512K SRAM */
  31. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  32. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  33. 0, 0, BOOKE_PAGESZ_512K, 1),
  34. #else
  35. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  36. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  37. 0, 0, BOOKE_PAGESZ_4K, 1),
  38. #endif
  39. /* *I*G* - CCSRBAR */
  40. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  41. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  42. 0, 1, BOOKE_PAGESZ_16M, 1),
  43. /* *I*G* - Flash, localbus */
  44. /* This will be changed to *I*G* after relocation to RAM. */
  45. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  46. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  47. 0, 2, BOOKE_PAGESZ_256M, 1),
  48. #ifndef CONFIG_SPL_BUILD
  49. /* *I*G* - PCI */
  50. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  51. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  52. 0, 3, BOOKE_PAGESZ_1G, 1),
  53. /* *I*G* - PCI */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x40000000,
  55. CONFIG_SYS_PCIE1_MEM_PHYS + 0x40000000,
  56. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  57. 0, 4, BOOKE_PAGESZ_256M, 1),
  58. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x50000000,
  59. CONFIG_SYS_PCIE1_MEM_PHYS + 0x50000000,
  60. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 5, BOOKE_PAGESZ_256M, 1),
  62. /* *I*G* - PCI I/O */
  63. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  64. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 6, BOOKE_PAGESZ_256K, 1),
  66. /* Bman/Qman */
  67. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  68. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  69. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  70. 0, 9, BOOKE_PAGESZ_16M, 1),
  71. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
  72. CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
  73. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  74. 0, 10, BOOKE_PAGESZ_16M, 1),
  75. #endif
  76. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  77. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  78. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  79. 0, 11, BOOKE_PAGESZ_16M, 1),
  80. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
  81. CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
  82. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  83. 0, 12, BOOKE_PAGESZ_16M, 1),
  84. #endif
  85. #endif
  86. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  87. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  88. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  89. 0, 13, BOOKE_PAGESZ_32M, 1),
  90. #endif
  91. #ifdef CONFIG_SYS_NAND_BASE
  92. /*
  93. * *I*G - NAND
  94. * entry 14 and 15 has been used hard coded, they will be disabled
  95. * in cpu_init_f, so we use entry 16 for nand.
  96. */
  97. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  98. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  99. 0, 16, BOOKE_PAGESZ_64K, 1),
  100. #endif
  101. #ifdef CONFIG_SYS_CPLD_BASE
  102. SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
  103. MAS3_SW|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  104. 0, 17, BOOKE_PAGESZ_4K, 1),
  105. #endif
  106. #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
  107. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  108. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  109. 0, 18, BOOKE_PAGESZ_2G, 1)
  110. #endif
  111. };
  112. int num_tlb_entries = ARRAY_SIZE(tlb_table);