eth.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * Chunhe Lan <Chunhe.Lan@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <command.h>
  10. #include <netdev.h>
  11. #include <asm/mmu.h>
  12. #include <asm/processor.h>
  13. #include <asm/cache.h>
  14. #include <asm/immap_85xx.h>
  15. #include <asm/fsl_law.h>
  16. #include <fsl_ddr_sdram.h>
  17. #include <asm/fsl_serdes.h>
  18. #include <asm/fsl_portals.h>
  19. #include <asm/fsl_liodn.h>
  20. #include <malloc.h>
  21. #include <fm_eth.h>
  22. #include <fsl_mdio.h>
  23. #include <miiphy.h>
  24. #include <phy.h>
  25. #include <fsl_dtsec.h>
  26. #include <asm/fsl_serdes.h>
  27. #include <hwconfig.h>
  28. #include "../common/fman.h"
  29. #include "t4rdb.h"
  30. void fdt_fixup_board_enet(void *fdt)
  31. {
  32. return;
  33. }
  34. int board_eth_init(bd_t *bis)
  35. {
  36. #if defined(CONFIG_FMAN_ENET)
  37. int i, interface;
  38. struct memac_mdio_info dtsec_mdio_info;
  39. struct memac_mdio_info tgec_mdio_info;
  40. struct mii_dev *dev;
  41. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  42. u32 srds_prtcl_s1, srds_prtcl_s2;
  43. srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
  44. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  45. srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  46. srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
  47. FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
  48. srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
  49. dtsec_mdio_info.regs =
  50. (struct memac_mdio_controller *)CONFIG_SYS_FM2_DTSEC_MDIO_ADDR;
  51. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  52. /* Register the 1G MDIO bus */
  53. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  54. tgec_mdio_info.regs =
  55. (struct memac_mdio_controller *)CONFIG_SYS_FM2_TGEC_MDIO_ADDR;
  56. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  57. /* Register the 10G MDIO bus */
  58. fm_memac_mdio_init(bis, &tgec_mdio_info);
  59. if ((srds_prtcl_s1 == 28) || (srds_prtcl_s1 == 27)) {
  60. /* SGMII */
  61. fm_info_set_phy_address(FM1_DTSEC1, SGMII_PHY_ADDR1);
  62. fm_info_set_phy_address(FM1_DTSEC2, SGMII_PHY_ADDR2);
  63. fm_info_set_phy_address(FM1_DTSEC3, SGMII_PHY_ADDR3);
  64. fm_info_set_phy_address(FM1_DTSEC4, SGMII_PHY_ADDR4);
  65. } else {
  66. puts("Invalid SerDes1 protocol for T4240RDB\n");
  67. }
  68. fm_disable_port(FM1_DTSEC5);
  69. fm_disable_port(FM1_DTSEC6);
  70. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  71. interface = fm_info_get_enet_if(i);
  72. switch (interface) {
  73. case PHY_INTERFACE_MODE_SGMII:
  74. dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  75. fm_info_set_mdio(i, dev);
  76. break;
  77. default:
  78. break;
  79. }
  80. }
  81. for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
  82. switch (fm_info_get_enet_if(i)) {
  83. case PHY_INTERFACE_MODE_XGMII:
  84. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  85. fm_info_set_mdio(i, dev);
  86. break;
  87. default:
  88. break;
  89. }
  90. }
  91. #if (CONFIG_SYS_NUM_FMAN == 2)
  92. if ((srds_prtcl_s2 == 56) || (srds_prtcl_s2 == 55)) {
  93. /* SGMII && XFI */
  94. fm_info_set_phy_address(FM2_DTSEC1, SGMII_PHY_ADDR5);
  95. fm_info_set_phy_address(FM2_DTSEC2, SGMII_PHY_ADDR6);
  96. fm_info_set_phy_address(FM2_DTSEC3, SGMII_PHY_ADDR7);
  97. fm_info_set_phy_address(FM2_DTSEC4, SGMII_PHY_ADDR8);
  98. fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
  99. fm_info_set_phy_address(FM1_10GEC2, FM1_10GEC2_PHY_ADDR);
  100. fm_info_set_phy_address(FM2_10GEC1, FM2_10GEC2_PHY_ADDR);
  101. fm_info_set_phy_address(FM2_10GEC2, FM2_10GEC1_PHY_ADDR);
  102. } else {
  103. puts("Invalid SerDes2 protocol for T4240RDB\n");
  104. }
  105. fm_disable_port(FM2_DTSEC5);
  106. fm_disable_port(FM2_DTSEC6);
  107. for (i = FM2_DTSEC1; i < FM2_DTSEC1 + CONFIG_SYS_NUM_FM2_DTSEC; i++) {
  108. interface = fm_info_get_enet_if(i);
  109. switch (interface) {
  110. case PHY_INTERFACE_MODE_SGMII:
  111. dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  112. fm_info_set_mdio(i, dev);
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. for (i = FM2_10GEC1; i < FM2_10GEC1 + CONFIG_SYS_NUM_FM2_10GEC; i++) {
  119. switch (fm_info_get_enet_if(i)) {
  120. case PHY_INTERFACE_MODE_XGMII:
  121. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  122. fm_info_set_mdio(i, dev);
  123. break;
  124. default:
  125. break;
  126. }
  127. }
  128. #endif /* CONFIG_SYS_NUM_FMAN */
  129. cpu_eth_init(bis);
  130. #endif /* CONFIG_FMAN_ENET */
  131. return pci_eth_init(bis);
  132. }