ddr.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include "ddr.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. void fsl_ddr_board_options(memctl_options_t *popts,
  16. dimm_params_t *pdimm,
  17. unsigned int ctrl_num)
  18. {
  19. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  20. ulong ddr_freq;
  21. if (ctrl_num > 2) {
  22. printf("Not supported controller number %d\n", ctrl_num);
  23. return;
  24. }
  25. if (!pdimm->n_ranks)
  26. return;
  27. /*
  28. * we use identical timing for all slots. If needed, change the code
  29. * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
  30. */
  31. if (popts->registered_dimm_en)
  32. pbsp = rdimms[0];
  33. else
  34. pbsp = udimms[0];
  35. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  36. * freqency and n_banks specified in board_specific_parameters table.
  37. */
  38. ddr_freq = get_ddr_freq(0) / 1000000;
  39. while (pbsp->datarate_mhz_high) {
  40. if (pbsp->n_ranks == pdimm->n_ranks &&
  41. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  42. if (ddr_freq <= pbsp->datarate_mhz_high) {
  43. popts->clk_adjust = pbsp->clk_adjust;
  44. popts->wrlvl_start = pbsp->wrlvl_start;
  45. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  46. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  47. goto found;
  48. }
  49. pbsp_highest = pbsp;
  50. }
  51. pbsp++;
  52. }
  53. if (pbsp_highest) {
  54. printf("Error: board specific timing not found for data\n"
  55. "rate %lu MT/s\n"
  56. "Trying to use the highest speed (%u) parameters\n",
  57. ddr_freq, pbsp_highest->datarate_mhz_high);
  58. popts->clk_adjust = pbsp_highest->clk_adjust;
  59. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  60. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  61. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  62. } else {
  63. panic("DIMM is not supported by this board");
  64. }
  65. found:
  66. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  67. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x,\n"
  68. "wrlvl_ctrl_3 0x%x\n",
  69. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  70. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  71. pbsp->wrlvl_ctl_3);
  72. /*
  73. * Factors to consider for half-strength driver enable:
  74. * - number of DIMMs installed
  75. */
  76. popts->half_strength_driver_enable = 0;
  77. /*
  78. * Write leveling override
  79. */
  80. popts->wrlvl_override = 1;
  81. popts->wrlvl_sample = 0xf;
  82. /*
  83. * Rtt and Rtt_WR override
  84. */
  85. popts->rtt_override = 0;
  86. /* Enable ZQ calibration */
  87. popts->zq_en = 1;
  88. /* DHC_EN =1, ODT = 75 Ohm */
  89. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  90. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  91. /* optimize cpo for erratum A-009942 */
  92. popts->cpo_sample = 0x64;
  93. }
  94. phys_size_t initdram(int board_type)
  95. {
  96. phys_size_t dram_size;
  97. puts("Initializing....using SPD\n");
  98. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  99. dram_size = fsl_ddr_sdram();
  100. #else
  101. /* DDR has been initialised by first stage boot loader */
  102. dram_size = fsl_ddr_sdram_size();
  103. #endif
  104. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  105. dram_size *= 0x100000;
  106. return dram_size;
  107. }