ddr.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include "ddr.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. void fsl_ddr_board_options(memctl_options_t *popts,
  16. dimm_params_t *pdimm,
  17. unsigned int ctrl_num)
  18. {
  19. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  20. ulong ddr_freq;
  21. if (ctrl_num > 2) {
  22. printf("Not supported controller number %d\n", ctrl_num);
  23. return;
  24. }
  25. if (!pdimm->n_ranks)
  26. return;
  27. /*
  28. * we use identical timing for all slots. If needed, change the code
  29. * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
  30. */
  31. if (popts->registered_dimm_en)
  32. pbsp = rdimms[0];
  33. else
  34. pbsp = udimms[0];
  35. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  36. * freqency and n_banks specified in board_specific_parameters table.
  37. */
  38. ddr_freq = get_ddr_freq(0) / 1000000;
  39. while (pbsp->datarate_mhz_high) {
  40. if (pbsp->n_ranks == pdimm->n_ranks &&
  41. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  42. if (ddr_freq <= pbsp->datarate_mhz_high) {
  43. popts->cpo_override = pbsp->cpo;
  44. popts->write_data_delay =
  45. pbsp->write_data_delay;
  46. popts->clk_adjust = pbsp->clk_adjust;
  47. popts->wrlvl_start = pbsp->wrlvl_start;
  48. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  49. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  50. popts->twot_en = pbsp->force_2t;
  51. goto found;
  52. }
  53. pbsp_highest = pbsp;
  54. }
  55. pbsp++;
  56. }
  57. if (pbsp_highest) {
  58. printf("Error: board specific timing not found "
  59. "for data rate %lu MT/s\n"
  60. "Trying to use the highest speed (%u) parameters\n",
  61. ddr_freq, pbsp_highest->datarate_mhz_high);
  62. popts->cpo_override = pbsp_highest->cpo;
  63. popts->write_data_delay = pbsp_highest->write_data_delay;
  64. popts->clk_adjust = pbsp_highest->clk_adjust;
  65. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  66. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  67. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  68. popts->twot_en = pbsp_highest->force_2t;
  69. } else {
  70. panic("DIMM is not supported by this board");
  71. }
  72. found:
  73. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  74. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  75. "wrlvl_ctrl_3 0x%x\n",
  76. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  77. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  78. pbsp->wrlvl_ctl_3);
  79. /*
  80. * Factors to consider for half-strength driver enable:
  81. * - number of DIMMs installed
  82. */
  83. popts->half_strength_driver_enable = 0;
  84. /*
  85. * Write leveling override
  86. */
  87. popts->wrlvl_override = 1;
  88. popts->wrlvl_sample = 0xf;
  89. /*
  90. * Rtt and Rtt_WR override
  91. */
  92. popts->rtt_override = 0;
  93. /* Enable ZQ calibration */
  94. popts->zq_en = 1;
  95. /* DHC_EN =1, ODT = 75 Ohm */
  96. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  97. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  98. /* optimize cpo for erratum A-009942 */
  99. popts->cpo_sample = 0x63;
  100. }
  101. phys_size_t initdram(int board_type)
  102. {
  103. phys_size_t dram_size;
  104. puts("Initializing....using SPD\n");
  105. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  106. dram_size = fsl_ddr_sdram();
  107. #else
  108. /* DDR has been initialised by first stage boot loader */
  109. dram_size = fsl_ddr_sdram_size();
  110. #endif
  111. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  112. dram_size *= 0x100000;
  113. return dram_size;
  114. }