tlb.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  14. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  15. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  16. 0, 0, BOOKE_PAGESZ_4K, 0),
  17. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  18. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  19. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  22. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  26. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  27. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  28. 0, 0, BOOKE_PAGESZ_4K, 0),
  29. /* TLB 1 */
  30. /* *I*** - Covers boot page */
  31. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  32. /*
  33. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  34. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  35. */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  37. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  38. 0, 0, BOOKE_PAGESZ_1M, 1),
  39. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  40. /*
  41. * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
  42. * space is at 0xfff00000, it covered the 0xfffff000.
  43. */
  44. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
  45. CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  47. 0, 0, BOOKE_PAGESZ_1M, 1),
  48. #else
  49. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 0, BOOKE_PAGESZ_4K, 1),
  52. #endif
  53. /* *I*G* - CCSRBAR */
  54. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 1, BOOKE_PAGESZ_16M, 1),
  57. /* *I*G* - Flash, localbus */
  58. /* This will be changed to *I*G* after relocation to RAM. */
  59. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  60. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  61. 0, 2, BOOKE_PAGESZ_256M, 1),
  62. #ifndef CONFIG_SPL_BUILD
  63. /* *I*G* - PCIe 1, 0x80000000 */
  64. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  65. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  66. 0, 3, BOOKE_PAGESZ_512M, 1),
  67. /* *I*G* - PCIe 2, 0xa0000000 */
  68. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_VIRT, CONFIG_SYS_PCIE2_MEM_PHYS,
  69. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  70. 0, 4, BOOKE_PAGESZ_256M, 1),
  71. /* *I*G* - PCIe 3, 0xb0000000 */
  72. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  73. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  74. 0, 5, BOOKE_PAGESZ_256M, 1),
  75. /* *I*G* - PCIe 4, 0xc0000000 */
  76. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE4_MEM_VIRT, CONFIG_SYS_PCIE4_MEM_PHYS,
  77. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  78. 0, 6, BOOKE_PAGESZ_256M, 1),
  79. /* *I*G* - PCI I/O */
  80. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  81. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  82. 0, 7, BOOKE_PAGESZ_256K, 1),
  83. /* Bman/Qman */
  84. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  85. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  86. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  87. 0, 9, BOOKE_PAGESZ_16M, 1),
  88. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
  89. CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
  90. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  91. 0, 10, BOOKE_PAGESZ_16M, 1),
  92. #endif
  93. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  94. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  95. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  96. 0, 11, BOOKE_PAGESZ_16M, 1),
  97. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
  98. CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
  99. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  100. 0, 12, BOOKE_PAGESZ_16M, 1),
  101. #endif
  102. #endif
  103. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  104. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  105. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  106. 0, 13, BOOKE_PAGESZ_32M, 1),
  107. #endif
  108. #ifdef CONFIG_SYS_NAND_BASE
  109. /*
  110. * *I*G - NAND
  111. * entry 14 and 15 has been used hard coded, they will be disabled
  112. * in cpu_init_f, so we use entry 16 for nand.
  113. */
  114. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  115. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  116. 0, 16, BOOKE_PAGESZ_64K, 1),
  117. #endif
  118. #ifdef CONFIG_SYS_CPLD_BASE
  119. SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
  120. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  121. 0, 17, BOOKE_PAGESZ_4K, 1),
  122. #endif
  123. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  124. /*
  125. * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
  126. * fetching ucode and ENV from master
  127. */
  128. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
  129. CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
  130. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  131. 0, 18, BOOKE_PAGESZ_1M, 1),
  132. #endif
  133. #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
  134. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  135. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  136. 0, 19, BOOKE_PAGESZ_2G, 1)
  137. #endif
  138. };
  139. int num_tlb_entries = ARRAY_SIZE(tlb_table);