eth.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <netdev.h>
  8. #include <asm/fsl_serdes.h>
  9. #include <asm/immap_85xx.h>
  10. #include <fm_eth.h>
  11. #include <fsl_mdio.h>
  12. #include <malloc.h>
  13. #include <fsl_dtsec.h>
  14. #include <vsc9953.h>
  15. #include "../common/fman.h"
  16. int board_eth_init(bd_t *bis)
  17. {
  18. #ifdef CONFIG_FMAN_ENET
  19. struct memac_mdio_info memac_mdio_info;
  20. unsigned int i;
  21. int phy_addr = 0;
  22. #ifdef CONFIG_VSC9953
  23. phy_interface_t phy_int;
  24. struct mii_dev *bus;
  25. #endif
  26. printf("Initializing Fman\n");
  27. memac_mdio_info.regs =
  28. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  29. memac_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  30. /* Register the real 1G MDIO bus */
  31. fm_memac_mdio_init(bis, &memac_mdio_info);
  32. /*
  33. * Program on board RGMII, SGMII PHY addresses.
  34. */
  35. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  36. int idx = i - FM1_DTSEC1;
  37. switch (fm_info_get_enet_if(i)) {
  38. #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
  39. case PHY_INTERFACE_MODE_SGMII:
  40. /* T1040RDB & T1040D4RDB only supports SGMII on
  41. * DTSEC3
  42. */
  43. fm_info_set_phy_address(FM1_DTSEC3,
  44. CONFIG_SYS_SGMII1_PHY_ADDR);
  45. break;
  46. #endif
  47. #ifdef CONFIG_TARGET_T1042RDB
  48. case PHY_INTERFACE_MODE_SGMII:
  49. /* T1042RDB doesn't supports SGMII on DTSEC1 & DTSEC2 */
  50. if ((FM1_DTSEC1 == i) || (FM1_DTSEC2 == i))
  51. fm_info_set_phy_address(i, 0);
  52. /* T1042RDB only supports SGMII on DTSEC3 */
  53. fm_info_set_phy_address(FM1_DTSEC3,
  54. CONFIG_SYS_SGMII1_PHY_ADDR);
  55. break;
  56. #endif
  57. #ifdef CONFIG_TARGET_T1042D4RDB
  58. case PHY_INTERFACE_MODE_SGMII:
  59. /* T1042D4RDB supports SGMII on DTSEC1, DTSEC2
  60. * & DTSEC3
  61. */
  62. if (FM1_DTSEC1 == i)
  63. phy_addr = CONFIG_SYS_SGMII1_PHY_ADDR;
  64. if (FM1_DTSEC2 == i)
  65. phy_addr = CONFIG_SYS_SGMII2_PHY_ADDR;
  66. if (FM1_DTSEC3 == i)
  67. phy_addr = CONFIG_SYS_SGMII3_PHY_ADDR;
  68. fm_info_set_phy_address(i, phy_addr);
  69. break;
  70. #endif
  71. case PHY_INTERFACE_MODE_RGMII:
  72. if (FM1_DTSEC4 == i)
  73. phy_addr = CONFIG_SYS_RGMII1_PHY_ADDR;
  74. if (FM1_DTSEC5 == i)
  75. phy_addr = CONFIG_SYS_RGMII2_PHY_ADDR;
  76. fm_info_set_phy_address(i, phy_addr);
  77. break;
  78. case PHY_INTERFACE_MODE_QSGMII:
  79. fm_info_set_phy_address(i, 0);
  80. break;
  81. case PHY_INTERFACE_MODE_NONE:
  82. fm_info_set_phy_address(i, 0);
  83. break;
  84. default:
  85. printf("Fman1: DTSEC%u set to unknown interface %i\n",
  86. idx + 1, fm_info_get_enet_if(i));
  87. fm_info_set_phy_address(i, 0);
  88. break;
  89. }
  90. if (fm_info_get_enet_if(i) == PHY_INTERFACE_MODE_QSGMII ||
  91. fm_info_get_enet_if(i) == PHY_INTERFACE_MODE_NONE)
  92. fm_info_set_mdio(i, NULL);
  93. else
  94. fm_info_set_mdio(i,
  95. miiphy_get_dev_by_name(
  96. DEFAULT_FM_MDIO_NAME));
  97. }
  98. #ifdef CONFIG_VSC9953
  99. /* SerDes configured for QSGMII */
  100. if (serdes_get_first_lane(FSL_SRDS_1, QSGMII_SW1_A) >= 0) {
  101. for (i = 0; i < 4; i++) {
  102. bus = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  103. phy_addr = CONFIG_SYS_FM1_QSGMII11_PHY_ADDR + i;
  104. phy_int = PHY_INTERFACE_MODE_QSGMII;
  105. vsc9953_port_info_set_mdio(i, bus);
  106. vsc9953_port_info_set_phy_address(i, phy_addr);
  107. vsc9953_port_info_set_phy_int(i, phy_int);
  108. vsc9953_port_enable(i);
  109. }
  110. }
  111. if (serdes_get_first_lane(FSL_SRDS_1, QSGMII_SW1_B) >= 0) {
  112. for (i = 4; i < 8; i++) {
  113. bus = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  114. phy_addr = CONFIG_SYS_FM1_QSGMII21_PHY_ADDR + i - 4;
  115. phy_int = PHY_INTERFACE_MODE_QSGMII;
  116. vsc9953_port_info_set_mdio(i, bus);
  117. vsc9953_port_info_set_phy_address(i, phy_addr);
  118. vsc9953_port_info_set_phy_int(i, phy_int);
  119. vsc9953_port_enable(i);
  120. }
  121. }
  122. /* Connect DTSEC1 to L2 switch if it doesn't have a PHY */
  123. if (serdes_get_first_lane(FSL_SRDS_1, SGMII_FM1_DTSEC1) < 0)
  124. vsc9953_port_enable(8);
  125. /* Connect DTSEC2 to L2 switch if it doesn't have a PHY */
  126. if (serdes_get_first_lane(FSL_SRDS_1, SGMII_FM1_DTSEC2) < 0) {
  127. /* Enable L2 On MAC2 using SCFG */
  128. struct ccsr_scfg *scfg = (struct ccsr_scfg *)
  129. CONFIG_SYS_MPC85xx_SCFG;
  130. out_be32(&scfg->esgmiiselcr, in_be32(&scfg->esgmiiselcr) |
  131. (0x80000000));
  132. vsc9953_port_enable(9);
  133. }
  134. #endif
  135. cpu_eth_init(bis);
  136. #endif
  137. return pci_eth_init(bis);
  138. }