t1040qds.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <i2c.h>
  9. #include <netdev.h>
  10. #include <linux/compiler.h>
  11. #include <asm/mmu.h>
  12. #include <asm/processor.h>
  13. #include <asm/cache.h>
  14. #include <asm/immap_85xx.h>
  15. #include <asm/fsl_law.h>
  16. #include <asm/fsl_serdes.h>
  17. #include <asm/fsl_liodn.h>
  18. #include <fm_eth.h>
  19. #include <hwconfig.h>
  20. #include "../common/sleep.h"
  21. #include "../common/qixis.h"
  22. #include "t1040qds.h"
  23. #include "t1040qds_qixis.h"
  24. DECLARE_GLOBAL_DATA_PTR;
  25. int checkboard(void)
  26. {
  27. char buf[64];
  28. u8 sw;
  29. struct cpu_type *cpu = gd->arch.cpu;
  30. static const char *const freq[] = {"100", "125", "156.25", "161.13",
  31. "122.88", "122.88", "122.88"};
  32. int clock;
  33. printf("Board: %sQDS, ", cpu->name);
  34. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, ",
  35. QIXIS_READ(id), QIXIS_READ(arch));
  36. sw = QIXIS_READ(brdcfg[0]);
  37. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  38. if (sw < 0x8)
  39. printf("vBank: %d\n", sw);
  40. else if (sw == 0x8)
  41. puts("PromJet\n");
  42. else if (sw == 0x9)
  43. puts("NAND\n");
  44. else if (sw == 0x15)
  45. printf("IFCCard\n");
  46. else
  47. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  48. printf("FPGA: v%d (%s), build %d",
  49. (int)QIXIS_READ(scver), qixis_read_tag(buf),
  50. (int)qixis_read_minor());
  51. /* the timestamp string contains "\n" at the end */
  52. printf(" on %s", qixis_read_time(buf));
  53. /*
  54. * Display the actual SERDES reference clocks as configured by the
  55. * dip switches on the board. Note that the SWx registers could
  56. * technically be set to force the reference clocks to match the
  57. * values that the SERDES expects (or vice versa). For now, however,
  58. * we just display both values and hope the user notices when they
  59. * don't match.
  60. */
  61. puts("SERDES Reference: ");
  62. sw = QIXIS_READ(brdcfg[2]);
  63. clock = (sw >> 6) & 3;
  64. printf("Clock1=%sMHz ", freq[clock]);
  65. clock = (sw >> 4) & 3;
  66. printf("Clock2=%sMHz\n", freq[clock]);
  67. return 0;
  68. }
  69. int select_i2c_ch_pca9547(u8 ch)
  70. {
  71. int ret;
  72. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  73. if (ret) {
  74. puts("PCA: failed to select proper channel\n");
  75. return ret;
  76. }
  77. return 0;
  78. }
  79. static void qe_board_setup(void)
  80. {
  81. u8 brdcfg15, brdcfg9;
  82. if (hwconfig("qe") && hwconfig("tdm")) {
  83. brdcfg15 = QIXIS_READ(brdcfg[15]);
  84. /*
  85. * TDMRiser uses QE-TDM
  86. * Route QE_TDM signals to TDM Riser slot
  87. */
  88. QIXIS_WRITE(brdcfg[15], brdcfg15 | 7);
  89. } else if (hwconfig("qe") && hwconfig("uart")) {
  90. brdcfg15 = QIXIS_READ(brdcfg[15]);
  91. brdcfg9 = QIXIS_READ(brdcfg[9]);
  92. /*
  93. * Route QE_TDM signals to UCC
  94. * ProfiBus controlled by UCC3
  95. */
  96. brdcfg15 &= 0xfc;
  97. QIXIS_WRITE(brdcfg[15], brdcfg15 | 2);
  98. QIXIS_WRITE(brdcfg[9], brdcfg9 | 4);
  99. }
  100. }
  101. int board_early_init_f(void)
  102. {
  103. #if defined(CONFIG_DEEP_SLEEP)
  104. if (is_warm_boot())
  105. fsl_dp_disable_console();
  106. #endif
  107. return 0;
  108. }
  109. int board_early_init_r(void)
  110. {
  111. #ifdef CONFIG_SYS_FLASH_BASE
  112. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  113. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  114. /*
  115. * Remap Boot flash + PROMJET region to caching-inhibited
  116. * so that flash can be erased properly.
  117. */
  118. /* Flush d-cache and invalidate i-cache of any FLASH data */
  119. flush_dcache();
  120. invalidate_icache();
  121. if (flash_esel == -1) {
  122. /* very unlikely unless something is messed up */
  123. puts("Error: Could not find TLB for FLASH BASE\n");
  124. flash_esel = 2; /* give our best effort to continue */
  125. } else {
  126. /* invalidate existing TLB entry for flash + promjet */
  127. disable_tlb(flash_esel);
  128. }
  129. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  130. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  131. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  132. #endif
  133. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  134. return 0;
  135. }
  136. unsigned long get_board_sys_clk(void)
  137. {
  138. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  139. switch (sysclk_conf & 0x0F) {
  140. case QIXIS_SYSCLK_64:
  141. return 64000000;
  142. case QIXIS_SYSCLK_83:
  143. return 83333333;
  144. case QIXIS_SYSCLK_100:
  145. return 100000000;
  146. case QIXIS_SYSCLK_125:
  147. return 125000000;
  148. case QIXIS_SYSCLK_133:
  149. return 133333333;
  150. case QIXIS_SYSCLK_150:
  151. return 150000000;
  152. case QIXIS_SYSCLK_160:
  153. return 160000000;
  154. case QIXIS_SYSCLK_166:
  155. return 166666666;
  156. }
  157. return 66666666;
  158. }
  159. unsigned long get_board_ddr_clk(void)
  160. {
  161. u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
  162. switch ((ddrclk_conf & 0x30) >> 4) {
  163. case QIXIS_DDRCLK_100:
  164. return 100000000;
  165. case QIXIS_DDRCLK_125:
  166. return 125000000;
  167. case QIXIS_DDRCLK_133:
  168. return 133333333;
  169. }
  170. return 66666666;
  171. }
  172. #define NUM_SRDS_BANKS 2
  173. int misc_init_r(void)
  174. {
  175. u8 sw;
  176. serdes_corenet_t *srds_regs =
  177. (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
  178. u32 actual[NUM_SRDS_BANKS] = { 0 };
  179. int i;
  180. sw = QIXIS_READ(brdcfg[2]);
  181. for (i = 0; i < NUM_SRDS_BANKS; i++) {
  182. unsigned int clock = (sw >> (6 - 2 * i)) & 3;
  183. switch (clock) {
  184. case 0:
  185. actual[i] = SRDS_PLLCR0_RFCK_SEL_100;
  186. break;
  187. case 1:
  188. actual[i] = SRDS_PLLCR0_RFCK_SEL_125;
  189. break;
  190. case 2:
  191. actual[i] = SRDS_PLLCR0_RFCK_SEL_156_25;
  192. break;
  193. }
  194. }
  195. puts("SerDes1");
  196. for (i = 0; i < NUM_SRDS_BANKS; i++) {
  197. u32 pllcr0 = srds_regs->bank[i].pllcr0;
  198. u32 expected = pllcr0 & SRDS_PLLCR0_RFCK_SEL_MASK;
  199. if (expected != actual[i]) {
  200. printf("expects ref clk%d %sMHz, but actual is %sMHz\n",
  201. i + 1, serdes_clock_to_string(expected),
  202. serdes_clock_to_string(actual[i]));
  203. }
  204. }
  205. qe_board_setup();
  206. return 0;
  207. }
  208. int ft_board_setup(void *blob, bd_t *bd)
  209. {
  210. phys_addr_t base;
  211. phys_size_t size;
  212. ft_cpu_setup(blob, bd);
  213. base = getenv_bootm_low();
  214. size = getenv_bootm_size();
  215. fdt_fixup_memory(blob, (u64)base, (u64)size);
  216. #ifdef CONFIG_PCI
  217. pci_of_setup(blob, bd);
  218. #endif
  219. fdt_fixup_liodn(blob);
  220. #ifdef CONFIG_HAS_FSL_DR_USB
  221. fsl_fdt_fixup_dr_usb(blob, bd);
  222. #endif
  223. #ifdef CONFIG_SYS_DPAA_FMAN
  224. fdt_fixup_fman_ethernet(blob);
  225. fdt_fixup_board_enet(blob);
  226. #endif
  227. return 0;
  228. }
  229. void qixis_dump_switch(void)
  230. {
  231. int i, nr_of_cfgsw;
  232. QIXIS_WRITE(cms[0], 0x00);
  233. nr_of_cfgsw = QIXIS_READ(cms[1]);
  234. puts("DIP switch settings dump:\n");
  235. for (i = 1; i <= nr_of_cfgsw; i++) {
  236. QIXIS_WRITE(cms[0], i);
  237. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  238. }
  239. }
  240. int board_need_mem_reset(void)
  241. {
  242. return 1;
  243. }