ddr.h 1.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. /*
  2. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __DDR_H__
  7. #define __DDR_H__
  8. struct board_specific_parameters {
  9. u32 n_ranks;
  10. u32 datarate_mhz_high;
  11. u32 rank_gb;
  12. u32 clk_adjust;
  13. u32 wrlvl_start;
  14. u32 wrlvl_ctl_2;
  15. u32 wrlvl_ctl_3;
  16. };
  17. /*
  18. * These tables contain all valid speeds we want to override with board
  19. * specific parameters. datarate_mhz_high values need to be in ascending order
  20. * for each n_ranks group.
  21. */
  22. static const struct board_specific_parameters udimm0[] = {
  23. /*
  24. * memory controller 0
  25. * num| hi| rank| clk| wrlvl | wrlvl | wrlvl |
  26. * ranks| mhz| GB |adjst| start | ctl2 | ctl3 |
  27. */
  28. #ifdef CONFIG_SYS_FSL_DDR4
  29. {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  30. {2, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
  31. {1, 1666, 0, 8, 6, 0x0708090B, 0x0C0D0E09,},
  32. {1, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
  33. {1, 2200, 0, 8, 7, 0x08090A0D, 0x0F0F100C,},
  34. #elif defined(CONFIG_SYS_FSL_DDR3)
  35. {2, 833, 0, 8, 6, 0x06060607, 0x08080807,},
  36. {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
  37. {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  38. {1, 833, 0, 8, 6, 0x06060607, 0x08080807,},
  39. {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
  40. {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  41. #else
  42. #error DDR type not defined
  43. #endif
  44. {}
  45. };
  46. static const struct board_specific_parameters *udimms[] = {
  47. udimm0,
  48. };
  49. #endif