ddr.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include <asm/mpc85xx_gpio.h>
  14. #include "ddr.h"
  15. DECLARE_GLOBAL_DATA_PTR;
  16. void fsl_ddr_board_options(memctl_options_t *popts,
  17. dimm_params_t *pdimm,
  18. unsigned int ctrl_num)
  19. {
  20. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  21. ulong ddr_freq;
  22. if (ctrl_num > 2) {
  23. printf("Not supported controller number %d\n", ctrl_num);
  24. return;
  25. }
  26. if (!pdimm->n_ranks)
  27. return;
  28. pbsp = udimms[0];
  29. /* Get clk_adjust, cpo, write_data_delay,2t, according to the board ddr
  30. * freqency and n_banks specified in board_specific_parameters table.
  31. */
  32. ddr_freq = get_ddr_freq(0) / 1000000;
  33. while (pbsp->datarate_mhz_high) {
  34. if (pbsp->n_ranks == pdimm->n_ranks &&
  35. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  36. if (ddr_freq <= pbsp->datarate_mhz_high) {
  37. popts->clk_adjust = pbsp->clk_adjust;
  38. popts->wrlvl_start = pbsp->wrlvl_start;
  39. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  40. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  41. goto found;
  42. }
  43. pbsp_highest = pbsp;
  44. }
  45. pbsp++;
  46. }
  47. if (pbsp_highest) {
  48. printf("Error: board specific timing not found\n");
  49. printf("for data rate %lu MT/s\n", ddr_freq);
  50. printf("Trying to use the highest speed (%u) parameters\n",
  51. pbsp_highest->datarate_mhz_high);
  52. popts->clk_adjust = pbsp_highest->clk_adjust;
  53. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  54. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  55. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  56. } else {
  57. panic("DIMM is not supported by this board");
  58. }
  59. found:
  60. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  61. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  62. "wrlvl_ctrl_3 0x%x\n",
  63. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  64. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  65. pbsp->wrlvl_ctl_3);
  66. /*
  67. * Factors to consider for half-strength driver enable:
  68. * - number of DIMMs installed
  69. */
  70. popts->half_strength_driver_enable = 1;
  71. /*
  72. * Write leveling override
  73. */
  74. popts->wrlvl_override = 1;
  75. popts->wrlvl_sample = 0xf;
  76. /*
  77. * rtt and rtt_wr override
  78. */
  79. popts->rtt_override = 0;
  80. /* Enable ZQ calibration */
  81. popts->zq_en = 1;
  82. /* DHC_EN =1, ODT = 75 Ohm */
  83. #ifdef CONFIG_SYS_FSL_DDR4
  84. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  85. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
  86. DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
  87. /* optimize cpo for erratum A-009942 */
  88. popts->cpo_sample = 0x69;
  89. #else
  90. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  91. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  92. #endif
  93. }
  94. #if defined(CONFIG_DEEP_SLEEP)
  95. void board_mem_sleep_setup(void)
  96. {
  97. void __iomem *qixis_base = (void *)QIXIS_BASE;
  98. /* does not provide HW signals for power management */
  99. clrbits_8(qixis_base + 0x21, 0x2);
  100. /* Disable MCKE isolation */
  101. gpio_set_value(2, 0);
  102. udelay(1);
  103. }
  104. #endif
  105. phys_size_t initdram(int board_type)
  106. {
  107. phys_size_t dram_size;
  108. puts("Initializing....using SPD\n");
  109. dram_size = fsl_ddr_sdram();
  110. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  111. dram_size *= 0x100000;
  112. puts(" DDR: ");
  113. #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
  114. fsl_dp_resume();
  115. #endif
  116. return dram_size;
  117. }