t102xqds.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <i2c.h>
  9. #include <netdev.h>
  10. #include <linux/compiler.h>
  11. #include <asm/mmu.h>
  12. #include <asm/processor.h>
  13. #include <asm/cache.h>
  14. #include <asm/immap_85xx.h>
  15. #include <asm/fsl_law.h>
  16. #include <asm/fsl_serdes.h>
  17. #include <asm/fsl_liodn.h>
  18. #include <fm_eth.h>
  19. #include <hwconfig.h>
  20. #include "../common/qixis.h"
  21. #include "t102xqds.h"
  22. #include "t102xqds_qixis.h"
  23. #include "../common/sleep.h"
  24. DECLARE_GLOBAL_DATA_PTR;
  25. int checkboard(void)
  26. {
  27. char buf[64];
  28. struct cpu_type *cpu = gd->arch.cpu;
  29. static const char *const freq[] = {"100", "125", "156.25", "100.0"};
  30. int clock;
  31. u8 sw = QIXIS_READ(arch);
  32. printf("Board: %sQDS, ", cpu->name);
  33. printf("Sys ID: 0x%02x, Board Arch: V%d, ", QIXIS_READ(id), sw >> 4);
  34. printf("Board Version: %c, boot from ", (sw & 0xf) + 'A' - 1);
  35. #ifdef CONFIG_SDCARD
  36. puts("SD/MMC\n");
  37. #elif CONFIG_SPIFLASH
  38. puts("SPI\n");
  39. #else
  40. sw = QIXIS_READ(brdcfg[0]);
  41. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  42. if (sw < 0x8)
  43. printf("vBank: %d\n", sw);
  44. else if (sw == 0x8)
  45. puts("PromJet\n");
  46. else if (sw == 0x9)
  47. puts("NAND\n");
  48. else if (sw == 0x15)
  49. printf("IFC Card\n");
  50. else
  51. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  52. #endif
  53. printf("FPGA: v%d (%s), build %d",
  54. (int)QIXIS_READ(scver), qixis_read_tag(buf),
  55. (int)qixis_read_minor());
  56. /* the timestamp string contains "\n" at the end */
  57. printf(" on %s", qixis_read_time(buf));
  58. puts("SERDES Reference: ");
  59. sw = QIXIS_READ(brdcfg[2]);
  60. clock = (sw >> 6) & 3;
  61. printf("Clock1=%sMHz ", freq[clock]);
  62. clock = (sw >> 4) & 3;
  63. printf("Clock2=%sMHz\n", freq[clock]);
  64. return 0;
  65. }
  66. int select_i2c_ch_pca9547(u8 ch)
  67. {
  68. int ret;
  69. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  70. if (ret) {
  71. puts("PCA: failed to select proper channel\n");
  72. return ret;
  73. }
  74. return 0;
  75. }
  76. static int board_mux_lane_to_slot(void)
  77. {
  78. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  79. u32 srds_prtcl_s1;
  80. u8 brdcfg9;
  81. srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
  82. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  83. srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  84. brdcfg9 = QIXIS_READ(brdcfg[9]);
  85. QIXIS_WRITE(brdcfg[9], brdcfg9 | BRDCFG9_XFI_TX_DISABLE);
  86. switch (srds_prtcl_s1) {
  87. case 0:
  88. /* SerDes1 is not enabled */
  89. break;
  90. case 0xd5:
  91. case 0x5b:
  92. case 0x6b:
  93. case 0x77:
  94. case 0x6f:
  95. case 0x7f:
  96. QIXIS_WRITE(brdcfg[12], 0x8c);
  97. break;
  98. case 0x40:
  99. QIXIS_WRITE(brdcfg[12], 0xfc);
  100. break;
  101. case 0xd6:
  102. case 0x5a:
  103. case 0x6a:
  104. case 0x56:
  105. QIXIS_WRITE(brdcfg[12], 0x88);
  106. break;
  107. case 0x47:
  108. QIXIS_WRITE(brdcfg[12], 0xcc);
  109. break;
  110. case 0x46:
  111. QIXIS_WRITE(brdcfg[12], 0xc8);
  112. break;
  113. case 0x95:
  114. case 0x99:
  115. brdcfg9 &= ~BRDCFG9_XFI_TX_DISABLE;
  116. QIXIS_WRITE(brdcfg[9], brdcfg9);
  117. QIXIS_WRITE(brdcfg[12], 0x8c);
  118. break;
  119. case 0x116:
  120. QIXIS_WRITE(brdcfg[12], 0x00);
  121. break;
  122. case 0x115:
  123. case 0x119:
  124. case 0x129:
  125. case 0x12b:
  126. /* Aurora, PCIe, SGMII, SATA */
  127. QIXIS_WRITE(brdcfg[12], 0x04);
  128. break;
  129. default:
  130. printf("WARNING: unsupported for SerDes Protocol %d\n",
  131. srds_prtcl_s1);
  132. return -1;
  133. }
  134. return 0;
  135. }
  136. #ifdef CONFIG_ARCH_T1024
  137. static void board_mux_setup(void)
  138. {
  139. u8 brdcfg15;
  140. brdcfg15 = QIXIS_READ(brdcfg[15]);
  141. brdcfg15 &= ~BRDCFG15_DIUSEL_MASK;
  142. if (hwconfig_arg_cmp("pin_mux", "tdm")) {
  143. /* Route QE_TDM multiplexed signals to TDM Riser slot */
  144. QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_DIUSEL_TDM);
  145. QIXIS_WRITE(brdcfg[13], BRDCFG13_TDM_INTERFACE << 2);
  146. QIXIS_WRITE(brdcfg[5], (QIXIS_READ(brdcfg[5]) &
  147. ~BRDCFG5_SPIRTE_MASK) | BRDCFG5_SPIRTE_TDM);
  148. } else if (hwconfig_arg_cmp("pin_mux", "ucc")) {
  149. /* to UCC (ProfiBus) interface */
  150. QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_DIUSEL_UCC);
  151. } else if (hwconfig_arg_cmp("pin_mux", "hdmi")) {
  152. /* to DVI (HDMI) encoder */
  153. QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_DIUSEL_HDMI);
  154. } else if (hwconfig_arg_cmp("pin_mux", "lcd")) {
  155. /* to DFP (LCD) encoder */
  156. QIXIS_WRITE(brdcfg[15], brdcfg15 | BRDCFG15_LCDFM |
  157. BRDCFG15_LCDPD | BRDCFG15_DIUSEL_LCD);
  158. }
  159. if (hwconfig_arg_cmp("adaptor", "sdxc"))
  160. /* Route SPI_CS multiplexed signals to SD slot */
  161. QIXIS_WRITE(brdcfg[5], (QIXIS_READ(brdcfg[5]) &
  162. ~BRDCFG5_SPIRTE_MASK) | BRDCFG5_SPIRTE_SDHC);
  163. }
  164. #endif
  165. void board_retimer_ds125df111_init(void)
  166. {
  167. u8 reg;
  168. /* Retimer DS125DF111 is connected to I2C1_CH7_CH5 */
  169. reg = I2C_MUX_CH7;
  170. i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &reg, 1);
  171. reg = I2C_MUX_CH5;
  172. i2c_write(I2C_MUX_PCA_ADDR_SEC, 0, 1, &reg, 1);
  173. /* Access to Control/Shared register */
  174. reg = 0x0;
  175. i2c_write(I2C_RETIMER_ADDR, 0xff, 1, &reg, 1);
  176. /* Read device revision and ID */
  177. i2c_read(I2C_RETIMER_ADDR, 1, 1, &reg, 1);
  178. debug("Retimer version id = 0x%x\n", reg);
  179. /* Enable Broadcast */
  180. reg = 0x0c;
  181. i2c_write(I2C_RETIMER_ADDR, 0xff, 1, &reg, 1);
  182. /* Reset Channel Registers */
  183. i2c_read(I2C_RETIMER_ADDR, 0, 1, &reg, 1);
  184. reg |= 0x4;
  185. i2c_write(I2C_RETIMER_ADDR, 0, 1, &reg, 1);
  186. /* Enable override divider select and Enable Override Output Mux */
  187. i2c_read(I2C_RETIMER_ADDR, 9, 1, &reg, 1);
  188. reg |= 0x24;
  189. i2c_write(I2C_RETIMER_ADDR, 9, 1, &reg, 1);
  190. /* Select VCO Divider to full rate (000) */
  191. i2c_read(I2C_RETIMER_ADDR, 0x18, 1, &reg, 1);
  192. reg &= 0x8f;
  193. i2c_write(I2C_RETIMER_ADDR, 0x18, 1, &reg, 1);
  194. /* Select active PFD MUX input as re-timed data (001) */
  195. i2c_read(I2C_RETIMER_ADDR, 0x1e, 1, &reg, 1);
  196. reg &= 0x3f;
  197. reg |= 0x20;
  198. i2c_write(I2C_RETIMER_ADDR, 0x1e, 1, &reg, 1);
  199. /* Set data rate as 10.3125 Gbps */
  200. reg = 0x0;
  201. i2c_write(I2C_RETIMER_ADDR, 0x60, 1, &reg, 1);
  202. reg = 0xb2;
  203. i2c_write(I2C_RETIMER_ADDR, 0x61, 1, &reg, 1);
  204. reg = 0x90;
  205. i2c_write(I2C_RETIMER_ADDR, 0x62, 1, &reg, 1);
  206. reg = 0xb3;
  207. i2c_write(I2C_RETIMER_ADDR, 0x63, 1, &reg, 1);
  208. reg = 0xcd;
  209. i2c_write(I2C_RETIMER_ADDR, 0x64, 1, &reg, 1);
  210. }
  211. int board_early_init_f(void)
  212. {
  213. #if defined(CONFIG_DEEP_SLEEP)
  214. if (is_warm_boot())
  215. fsl_dp_disable_console();
  216. #endif
  217. return 0;
  218. }
  219. int board_early_init_r(void)
  220. {
  221. #ifdef CONFIG_SYS_FLASH_BASE
  222. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  223. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  224. /*
  225. * Remap Boot flash + PROMJET region to caching-inhibited
  226. * so that flash can be erased properly.
  227. */
  228. /* Flush d-cache and invalidate i-cache of any FLASH data */
  229. flush_dcache();
  230. invalidate_icache();
  231. if (flash_esel == -1) {
  232. /* very unlikely unless something is messed up */
  233. puts("Error: Could not find TLB for FLASH BASE\n");
  234. flash_esel = 2; /* give our best effort to continue */
  235. } else {
  236. /* invalidate existing TLB entry for flash + promjet */
  237. disable_tlb(flash_esel);
  238. }
  239. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  240. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  241. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  242. #endif
  243. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  244. board_mux_lane_to_slot();
  245. board_retimer_ds125df111_init();
  246. /* Increase IO drive strength to address FCS error on RGMII */
  247. out_be32((unsigned *)CONFIG_SYS_FSL_SCFG_IODSECR1_ADDR, 0xbfdb7800);
  248. return 0;
  249. }
  250. unsigned long get_board_sys_clk(void)
  251. {
  252. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  253. switch (sysclk_conf & 0x0F) {
  254. case QIXIS_SYSCLK_64:
  255. return 64000000;
  256. case QIXIS_SYSCLK_83:
  257. return 83333333;
  258. case QIXIS_SYSCLK_100:
  259. return 100000000;
  260. case QIXIS_SYSCLK_125:
  261. return 125000000;
  262. case QIXIS_SYSCLK_133:
  263. return 133333333;
  264. case QIXIS_SYSCLK_150:
  265. return 150000000;
  266. case QIXIS_SYSCLK_160:
  267. return 160000000;
  268. case QIXIS_SYSCLK_166:
  269. return 166666666;
  270. }
  271. return 66666666;
  272. }
  273. unsigned long get_board_ddr_clk(void)
  274. {
  275. u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
  276. switch ((ddrclk_conf & 0x30) >> 4) {
  277. case QIXIS_DDRCLK_100:
  278. return 100000000;
  279. case QIXIS_DDRCLK_125:
  280. return 125000000;
  281. case QIXIS_DDRCLK_133:
  282. return 133333333;
  283. }
  284. return 66666666;
  285. }
  286. #define NUM_SRDS_PLL 2
  287. int misc_init_r(void)
  288. {
  289. #ifdef CONFIG_ARCH_T1024
  290. board_mux_setup();
  291. #endif
  292. return 0;
  293. }
  294. void fdt_fixup_spi_mux(void *blob)
  295. {
  296. int nodeoff = 0;
  297. if (hwconfig_arg_cmp("pin_mux", "tdm")) {
  298. while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
  299. "eon,en25s64")) >= 0) {
  300. fdt_del_node(blob, nodeoff);
  301. }
  302. } else {
  303. /* remove tdm node */
  304. while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
  305. "maxim,ds26522")) >= 0) {
  306. fdt_del_node(blob, nodeoff);
  307. }
  308. }
  309. }
  310. int ft_board_setup(void *blob, bd_t *bd)
  311. {
  312. phys_addr_t base;
  313. phys_size_t size;
  314. ft_cpu_setup(blob, bd);
  315. base = getenv_bootm_low();
  316. size = getenv_bootm_size();
  317. fdt_fixup_memory(blob, (u64)base, (u64)size);
  318. #ifdef CONFIG_PCI
  319. pci_of_setup(blob, bd);
  320. #endif
  321. fdt_fixup_liodn(blob);
  322. #ifdef CONFIG_HAS_FSL_DR_USB
  323. fsl_fdt_fixup_dr_usb(blob, bd);
  324. #endif
  325. #ifdef CONFIG_SYS_DPAA_FMAN
  326. fdt_fixup_fman_ethernet(blob);
  327. fdt_fixup_board_enet(blob);
  328. #endif
  329. fdt_fixup_spi_mux(blob);
  330. return 0;
  331. }
  332. void qixis_dump_switch(void)
  333. {
  334. int i, nr_of_cfgsw;
  335. QIXIS_WRITE(cms[0], 0x00);
  336. nr_of_cfgsw = QIXIS_READ(cms[1]);
  337. puts("DIP switch settings dump:\n");
  338. for (i = 1; i <= nr_of_cfgsw; i++) {
  339. QIXIS_WRITE(cms[0], i);
  340. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  341. }
  342. }