ddr.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include <asm/mpc85xx_gpio.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. struct board_specific_parameters {
  16. u32 n_ranks;
  17. u32 datarate_mhz_high;
  18. u32 rank_gb;
  19. u32 clk_adjust;
  20. u32 wrlvl_start;
  21. u32 wrlvl_ctl_2;
  22. u32 wrlvl_ctl_3;
  23. };
  24. /*
  25. * datarate_mhz_high values need to be in ascending order
  26. */
  27. static const struct board_specific_parameters udimm0[] = {
  28. /*
  29. * memory controller 0
  30. * num| hi| rank| clk| wrlvl | wrlvl | wrlvl |
  31. * ranks| mhz| GB |adjst| start | ctl2 | ctl3 |
  32. */
  33. #if defined(CONFIG_SYS_FSL_DDR4)
  34. {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  35. {2, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
  36. {1, 1666, 0, 8, 6, 0x0708090B, 0x0C0D0E09,},
  37. {1, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
  38. {1, 2200, 0, 8, 7, 0x08090A0D, 0x0F0F100C,},
  39. #elif defined(CONFIG_SYS_FSL_DDR3)
  40. {2, 833, 0, 8, 6, 0x06060607, 0x08080807,},
  41. {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
  42. {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  43. {1, 833, 0, 8, 6, 0x06060607, 0x08080807,},
  44. {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
  45. {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  46. #else
  47. #error DDR type not defined
  48. #endif
  49. {}
  50. };
  51. static const struct board_specific_parameters *udimms[] = {
  52. udimm0,
  53. };
  54. void fsl_ddr_board_options(memctl_options_t *popts,
  55. dimm_params_t *pdimm,
  56. unsigned int ctrl_num)
  57. {
  58. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  59. ulong ddr_freq;
  60. struct cpu_type *cpu = gd->arch.cpu;
  61. if (ctrl_num > 2) {
  62. printf("Not supported controller number %d\n", ctrl_num);
  63. return;
  64. }
  65. if (!pdimm->n_ranks)
  66. return;
  67. pbsp = udimms[0];
  68. /* Get clk_adjust according to the board ddr freqency and n_banks
  69. * specified in board_specific_parameters table.
  70. */
  71. ddr_freq = get_ddr_freq(0) / 1000000;
  72. while (pbsp->datarate_mhz_high) {
  73. if (pbsp->n_ranks == pdimm->n_ranks &&
  74. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  75. if (ddr_freq <= pbsp->datarate_mhz_high) {
  76. popts->clk_adjust = pbsp->clk_adjust;
  77. popts->wrlvl_start = pbsp->wrlvl_start;
  78. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  79. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  80. goto found;
  81. }
  82. pbsp_highest = pbsp;
  83. }
  84. pbsp++;
  85. }
  86. if (pbsp_highest) {
  87. printf("Error: board specific timing not found\n");
  88. printf("for data rate %lu MT/s\n", ddr_freq);
  89. printf("Trying to use the highest speed (%u) parameters\n",
  90. pbsp_highest->datarate_mhz_high);
  91. popts->clk_adjust = pbsp_highest->clk_adjust;
  92. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  93. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  94. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  95. } else {
  96. panic("DIMM is not supported by this board");
  97. }
  98. found:
  99. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
  100. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
  101. debug("\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, ",
  102. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2);
  103. debug("wrlvl_ctrl_3 0x%x\n", pbsp->wrlvl_ctl_3);
  104. /*
  105. * Factors to consider for half-strength driver enable:
  106. * - number of DIMMs installed
  107. */
  108. popts->half_strength_driver_enable = 1;
  109. /*
  110. * Write leveling override
  111. */
  112. popts->wrlvl_override = 1;
  113. popts->wrlvl_sample = 0xf;
  114. /*
  115. * rtt and rtt_wr override
  116. */
  117. popts->rtt_override = 0;
  118. /* Enable ZQ calibration */
  119. popts->zq_en = 1;
  120. /* DHC_EN =1, ODT = 75 Ohm */
  121. #ifdef CONFIG_SYS_FSL_DDR4
  122. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  123. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
  124. DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
  125. #else
  126. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  127. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  128. /* optimize cpo for erratum A-009942 */
  129. popts->cpo_sample = 0x5f;
  130. #endif
  131. /* T1023 supports max DDR bus 32bit width, T1024 supports DDR 64bit,
  132. * set DDR bus width to 32bit for T1023
  133. */
  134. if (cpu->soc_ver == SVR_T1023)
  135. popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
  136. #ifdef CONFIG_FORCE_DDR_DATA_BUS_WIDTH_32
  137. /* for DDR bus 32bit test on T1024 */
  138. popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
  139. #endif
  140. }
  141. #if defined(CONFIG_DEEP_SLEEP)
  142. void board_mem_sleep_setup(void)
  143. {
  144. void __iomem *qixis_base = (void *)QIXIS_BASE;
  145. /* does not provide HW signals for power management */
  146. clrbits_8(qixis_base + 0x21, 0x2);
  147. /* Disable MCKE isolation */
  148. gpio_set_value(2, 0);
  149. udelay(1);
  150. }
  151. #endif
  152. phys_size_t initdram(int board_type)
  153. {
  154. phys_size_t dram_size;
  155. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  156. puts("Initializing....using SPD\n");
  157. dram_size = fsl_ddr_sdram();
  158. #else
  159. /* DDR has been initialised by first stage boot loader */
  160. dram_size = fsl_ddr_sdram_size();
  161. #endif
  162. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  163. dram_size *= 0x100000;
  164. #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
  165. fsl_dp_resume();
  166. #endif
  167. return dram_size;
  168. }