tlb.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. struct fsl_e_tlb_entry tlb_table[] = {
  9. /* TLB 0 - for temp stack in cache */
  10. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  11. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  12. 0, 0, BOOKE_PAGESZ_4K, 0),
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  14. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  15. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  16. 0, 0, BOOKE_PAGESZ_4K, 0),
  17. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  18. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  19. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  22. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /* TLB 1 */
  26. /* *I*** - Covers boot page */
  27. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  28. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I,
  29. 0, 0, BOOKE_PAGESZ_4K, 1),
  30. /* *I*G* - CCSRBAR */
  31. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  32. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  33. 0, 1, BOOKE_PAGESZ_4M, 1),
  34. /* W**G* - Flash, localbus */
  35. /* This will be changed to *I*G* after relocation to RAM. */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  37. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  38. 0, 2, BOOKE_PAGESZ_256M, 1),
  39. /* *I*G* - PCI */
  40. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  41. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  42. 0, 3, BOOKE_PAGESZ_1G, 1),
  43. /* *I*G* - PCI */
  44. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000,
  45. CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
  46. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 4, BOOKE_PAGESZ_256M, 1),
  48. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000,
  49. CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
  50. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 5, BOOKE_PAGESZ_256M, 1),
  52. /* *I*G* - PCI I/O */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT, CONFIG_SYS_PCIE3_IO_PHYS,
  54. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 6, BOOKE_PAGESZ_256K, 1),
  56. /* Bman/Qman */
  57. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  58. MAS3_SW|MAS3_SR, 0,
  59. 0, 7, BOOKE_PAGESZ_1M, 1),
  60. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x00100000,
  61. CONFIG_SYS_BMAN_MEM_PHYS + 0x00100000,
  62. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  63. 0, 8, BOOKE_PAGESZ_1M, 1),
  64. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  65. MAS3_SW|MAS3_SR, MAS2_M,
  66. 0, 9, BOOKE_PAGESZ_1M, 1),
  67. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x00100000,
  68. CONFIG_SYS_QMAN_MEM_PHYS + 0x00100000,
  69. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  70. 0, 10, BOOKE_PAGESZ_1M, 1),
  71. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  72. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 11, BOOKE_PAGESZ_16K, 1),
  74. #ifdef CONFIG_SYS_RAMBOOT
  75. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE,
  76. CONFIG_SYS_DDR_SDRAM_BASE,
  77. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  78. 0, 12, BOOKE_PAGESZ_256M, 1),
  79. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  80. CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,
  81. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  82. 0, 13, BOOKE_PAGESZ_256M, 1),
  83. #endif
  84. };
  85. int num_tlb_entries = ARRAY_SIZE(tlb_table);