tlb.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/mmu.h>
  10. struct fsl_e_tlb_entry tlb_table[] = {
  11. /* TLB 0 - for temp stack in cache */
  12. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  13. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  14. 0, 0, BOOKE_PAGESZ_4K, 0),
  15. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  16. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  21. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  22. 0, 0, BOOKE_PAGESZ_4K, 0),
  23. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  24. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  25. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  26. 0, 0, BOOKE_PAGESZ_4K, 0),
  27. /* TLB 1 */
  28. /* *I*** - Covers boot page */
  29. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  30. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I,
  31. 0, 0, BOOKE_PAGESZ_4K, 1),
  32. /* *I*G* - CCSRBAR */
  33. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  34. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  35. 0, 1, BOOKE_PAGESZ_1M, 1),
  36. #ifndef CONFIG_SPL_BUILD
  37. /* W**G* - Flash/promjet, localbus */
  38. /* This will be changed to *I*G* after relocation to RAM. */
  39. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  40. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  41. 0, 2, BOOKE_PAGESZ_256M, 1),
  42. /* *I*G* - PCI */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  44. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  45. 0, 3, BOOKE_PAGESZ_1G, 1),
  46. /* *I*G* - PCI */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000,
  48. CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
  49. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  50. 0, 4, BOOKE_PAGESZ_256M, 1),
  51. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000,
  52. CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
  53. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  54. 0, 5, BOOKE_PAGESZ_256M, 1),
  55. /* *I*G* - PCI I/O */
  56. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT, CONFIG_SYS_PCIE3_IO_PHYS,
  57. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  58. 0, 6, BOOKE_PAGESZ_256K, 1),
  59. #endif
  60. SET_TLB_ENTRY(1, PIXIS_BASE, PIXIS_BASE_PHYS,
  61. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  62. 0, 7, BOOKE_PAGESZ_4K, 1),
  63. #if defined(CONFIG_SYS_RAMBOOT) || \
  64. (defined(CONFIG_SPL) && !defined(CONFIG_SPL_COMMON_INIT_DDR))
  65. /* **** - eSDHC/eSPI/NAND boot */
  66. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  67. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  68. 0, 8, BOOKE_PAGESZ_1G, 1),
  69. /* **** - eSDHC/eSPI/NAND boot - second 1GB of memory */
  70. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000,
  71. CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000,
  72. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  73. 0, 9, BOOKE_PAGESZ_1G, 1),
  74. #endif
  75. #ifdef CONFIG_SYS_NAND_BASE
  76. /* *I*G - NAND */
  77. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  78. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  79. 0, 10, BOOKE_PAGESZ_16K, 1),
  80. #endif
  81. #ifdef CONFIG_SYS_INIT_L2_ADDR
  82. /* *I*G - L2SRAM */
  83. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
  84. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  85. 0, 11, BOOKE_PAGESZ_256K, 1)
  86. #endif
  87. };
  88. int num_tlb_entries = ARRAY_SIZE(tlb_table);